1 // SPDX-License-Identifier: GPL-2.0+
3 * (C) Copyright 2019, Vaisala Oyj
10 #include <dm/device_compat.h>
11 #include <linux/bitops.h>
14 * RTC register addresses
16 #define RTC_SEC_REG_ADDR 0x00
17 #define RTC_MIN_REG_ADDR 0x01
18 #define RTC_HR_REG_ADDR 0x02
19 #define RTC_DAY_REG_ADDR 0x03
20 #define RTC_DATE_REG_ADDR 0x04
21 #define RTC_MON_REG_ADDR 0x05
22 #define RTC_YR_REG_ADDR 0x06
23 #define RTC_CTL_REG_ADDR 0x0e
24 #define RTC_STAT_REG_ADDR 0x0f
25 #define RTC_TEST_REG_ADDR 0x13
28 * RTC control register bits
30 #define RTC_CTL_BIT_A1IE BIT(0) /* Alarm 1 interrupt enable */
31 #define RTC_CTL_BIT_A2IE BIT(1) /* Alarm 2 interrupt enable */
32 #define RTC_CTL_BIT_INTCN BIT(2) /* Interrupt control */
33 #define RTC_CTL_BIT_DOSC BIT(7) /* Disable Oscillator */
36 * RTC status register bits
38 #define RTC_STAT_BIT_A1F BIT(0) /* Alarm 1 flag */
39 #define RTC_STAT_BIT_A2F BIT(1) /* Alarm 2 flag */
40 #define RTC_STAT_BIT_EN32KHZ BIT(3) /* Enable 32KHz Output */
41 #define RTC_STAT_BIT_BB32KHZ BIT(6) /* Battery backed 32KHz Output */
42 #define RTC_STAT_BIT_OSF BIT(7) /* Oscillator stop flag */
45 * RTC test register bits
47 #define RTC_TEST_BIT_SWRST BIT(7) /* Software reset */
49 #define RTC_DATE_TIME_REG_SIZE 7
50 #define RTC_SRAM_START 0x14
51 #define RTC_SRAM_END 0xFF
52 #define RTC_SRAM_SIZE 236
54 struct ds3232_priv_data {
60 static int ds3232_rtc_read8(struct udevice *dev, unsigned int reg)
64 struct ds3232_priv_data *priv_data;
66 priv_data = dev_get_priv(dev);
70 if (reg > priv_data->max_register)
73 ret = dm_i2c_read(dev, reg, &buf, sizeof(buf));
80 static int ds3232_rtc_write8(struct udevice *dev, unsigned int reg, int val)
83 struct ds3232_priv_data *priv_data;
85 priv_data = dev_get_priv(dev);
89 if (reg > priv_data->max_register)
92 return dm_i2c_write(dev, reg, &buf, sizeof(buf));
95 static int reset_sram(struct udevice *dev)
97 int ret, sram_end, reg;
98 struct ds3232_priv_data *priv_data;
100 priv_data = dev_get_priv(dev);
104 sram_end = priv_data->sram_start + priv_data->sram_size;
106 for (reg = priv_data->sram_start; reg < sram_end; reg++) {
107 ret = ds3232_rtc_write8(dev, reg, 0x00);
115 static int verify_osc(struct udevice *dev)
119 ret = ds3232_rtc_read8(dev, RTC_STAT_REG_ADDR);
125 if (rtc_status & RTC_STAT_BIT_OSF) {
127 "oscillator discontinuity flagged, time unreliable\n");
129 * In case OSC was off we cannot trust the SRAM data anymore.
132 ret = reset_sram(dev);
140 static int ds3232_rtc_set(struct udevice *dev, const struct rtc_time *tm)
142 u8 buf[RTC_DATE_TIME_REG_SIZE];
145 if (tm->tm_year < 1900 || tm->tm_year > 2099)
146 dev_warn(dev, "WARNING: year should be between 1900 and 2099!\n");
148 is_century = (tm->tm_year >= 2000) ? 0x80 : 0;
150 buf[RTC_SEC_REG_ADDR] = bin2bcd(tm->tm_sec);
151 buf[RTC_MIN_REG_ADDR] = bin2bcd(tm->tm_min);
152 buf[RTC_HR_REG_ADDR] = bin2bcd(tm->tm_hour);
153 buf[RTC_DAY_REG_ADDR] = bin2bcd(tm->tm_wday + 1);
154 buf[RTC_DATE_REG_ADDR] = bin2bcd(tm->tm_mday);
155 buf[RTC_MON_REG_ADDR] = bin2bcd(tm->tm_mon) | is_century;
156 buf[RTC_YR_REG_ADDR] = bin2bcd(tm->tm_year % 100);
158 return dm_i2c_write(dev, 0, buf, sizeof(buf));
161 static int ds3232_rtc_get(struct udevice *dev, struct rtc_time *tm)
164 u8 buf[RTC_DATE_TIME_REG_SIZE];
169 ret = verify_osc(dev);
173 ret = dm_i2c_read(dev, 0, buf, sizeof(buf));
177 /* Extract additional information for AM/PM and century */
178 is_twelve_hr = buf[RTC_HR_REG_ADDR] & 0x40;
179 is_pm = buf[RTC_HR_REG_ADDR] & 0x20;
180 is_century = buf[RTC_MON_REG_ADDR] & 0x80;
182 tm->tm_sec = bcd2bin(buf[RTC_SEC_REG_ADDR] & 0x7F);
183 tm->tm_min = bcd2bin(buf[RTC_MIN_REG_ADDR] & 0x7F);
186 tm->tm_hour = bcd2bin(buf[RTC_HR_REG_ADDR] & 0x1F)
189 tm->tm_hour = bcd2bin(buf[RTC_HR_REG_ADDR]);
191 tm->tm_wday = bcd2bin((buf[RTC_DAY_REG_ADDR] & 0x07) - 1);
192 tm->tm_mday = bcd2bin(buf[RTC_DATE_REG_ADDR] & 0x3F);
193 tm->tm_mon = bcd2bin((buf[RTC_MON_REG_ADDR] & 0x7F));
194 tm->tm_year = bcd2bin(buf[RTC_YR_REG_ADDR])
195 + (is_century ? 2000 : 1900);
202 static int ds3232_rtc_reset(struct udevice *dev)
206 ret = reset_sram(dev);
212 * (https://datasheets.maximintegrated.com/en/ds/DS3232M.pdf):
214 * The device reset occurs during the normal acknowledge time slot
215 * following the receipt of the data byte carrying that
216 * SWRST instruction a NACK occurs due to the resetting action.
218 * Therefore we don't verify the result of I2C write operation since it
219 * will fail due the NACK.
221 ds3232_rtc_write8(dev, RTC_TEST_REG_ADDR, RTC_TEST_BIT_SWRST);
226 static int ds3232_probe(struct udevice *dev)
230 struct ds3232_priv_data *priv_data;
232 priv_data = dev_get_priv(dev);
236 priv_data->sram_start = RTC_SRAM_START;
237 priv_data->max_register = RTC_SRAM_END;
238 priv_data->sram_size = RTC_SRAM_SIZE;
240 ret = ds3232_rtc_read8(dev, RTC_STAT_REG_ADDR);
246 ret = verify_osc(dev);
250 rtc_status &= ~(RTC_STAT_BIT_OSF | RTC_STAT_BIT_A1F | RTC_STAT_BIT_A2F);
252 return ds3232_rtc_write8(dev, RTC_STAT_REG_ADDR, rtc_status);
255 static const struct rtc_ops ds3232_rtc_ops = {
256 .get = ds3232_rtc_get,
257 .set = ds3232_rtc_set,
258 .reset = ds3232_rtc_reset,
259 .read8 = ds3232_rtc_read8,
260 .write8 = ds3232_rtc_write8
263 static const struct udevice_id ds3232_rtc_ids[] = {
264 { .compatible = "dallas,ds3232" },
268 U_BOOT_DRIVER(rtc_ds3232) = {
269 .name = "rtc-ds3232",
271 .probe = ds3232_probe,
272 .of_match = ds3232_rtc_ids,
273 .ops = &ds3232_rtc_ops,
274 .priv_auto = sizeof(struct ds3232_priv_data),