2 * Copyright 2009-2013 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
11 #include <linux/compiler.h>
13 #include <asm/processor.h>
14 #include <asm/immap_85xx.h>
15 #include <asm/fsl_law.h>
16 #include <asm/fsl_serdes.h>
17 #include <asm/fsl_portals.h>
18 #include <asm/fsl_liodn.h>
21 #include "../common/qixis.h"
22 #include "../common/vsc3316_3308.h"
24 #include "t208xqds_qixis.h"
26 DECLARE_GLOBAL_DATA_PTR;
32 struct cpu_type *cpu = gd->arch.cpu;
33 static const char *freq[4] = {
34 "100.00MHZ(from 8T49N222A)", "125.00MHz",
35 "156.25MHZ", "100.00MHz"
38 printf("Board: %sQDS, ", cpu->name);
39 sw = QIXIS_READ(arch);
40 printf("Sys ID: 0x%02x, Board Arch: V%d, ", QIXIS_READ(id), sw >> 4);
41 printf("Board Version: %c, boot from ", (sw & 0xf) + 'A' - 1);
48 sw = QIXIS_READ(brdcfg[0]);
49 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
52 printf("vBank%d\n", sw);
58 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
61 printf("FPGA: v%d (%s), build %d", (int)QIXIS_READ(scver),
62 qixis_read_tag(buf), (int)qixis_read_minor());
63 /* the timestamp string contains "\n" at the end */
64 printf(" on %s", qixis_read_time(buf));
66 puts("SERDES Reference Clocks:\n");
67 sw = QIXIS_READ(brdcfg[2]);
68 printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[sw >> 6],
69 freq[(sw >> 4) & 0x3]);
70 printf("SD2_CLK1=%s, SD2_CLK2=%s\n", freq[(sw & 0xf) >> 2],
76 int select_i2c_ch_pca9547(u8 ch)
80 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
82 puts("PCA: failed to select proper channel\n");
89 int brd_mux_lane_to_slot(void)
91 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
94 srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
95 FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
96 srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
97 #if defined(CONFIG_T2080QDS)
98 u32 srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
99 FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
100 srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
103 switch (srds_prtcl_s1) {
105 /* SerDes1 is not enabled */
107 #if defined(CONFIG_T2080QDS)
111 /* SD1(A:D) => SLOT3 SGMII
112 * SD1(G:H) => SLOT1 SGMII
114 QIXIS_WRITE(brdcfg[12], 0x1a);
126 * SD1(E:H) => SLOT1 PCIe4 x4
128 QIXIS_WRITE(brdcfg[12], 0x3a);
132 /* SD1(A:D) => SLOT3 XAUI
133 * SD1(E) => SLOT1 PCIe4
134 * SD1(F:H) => SLOT2 SGMII
136 QIXIS_WRITE(brdcfg[12], 0x15);
140 /* SD1(A:D) => XFI cage
141 * SD1(E:H) => SLOT1 PCIe4
143 QIXIS_WRITE(brdcfg[12], 0xfe);
147 /* SD1(A:D) => XFI cage
148 * SD1(E) => SLOT1 PCIe4
149 * SD1(F:H) => SLOT2 SGMII
151 QIXIS_WRITE(brdcfg[12], 0xf1);
155 /* SD1(A:B) => XFI cage
156 * SD1(C:D) => SLOT3 SGMII
157 * SD1(E:H) => SLOT1 PCIe4
159 QIXIS_WRITE(brdcfg[12], 0xda);
162 /* SD1(A:B) => SFP Module, XFI
163 * SD1(C:D) => SLOT3 SGMII
164 * SD1(E:F) => SLOT1 PCIe4 x2
165 * SD1(G:H) => SLOT2 SGMII
167 QIXIS_WRITE(brdcfg[12], 0xd9);
170 /* SD1(A:H) => SLOT3 PCIe3 x8
172 QIXIS_WRITE(brdcfg[12], 0x0);
175 /* SD1(A) => SLOT3 PCIe3 x1
178 * SD1(E:F) => SLOT1 PCIe4 x2
179 * SD1(G:H) => SLOT2 SGMII
181 QIXIS_WRITE(brdcfg[12], 0x79);
184 /* SD1(A:D) => SLOT3 PCIe3 x4
185 * SD1(E:H) => SLOT1 PCIe4 x4
187 QIXIS_WRITE(brdcfg[12], 0x1a);
189 #elif defined(CONFIG_T2081QDS)
192 /* SD1(A:D) => SLOT2 XAUI
193 * SD1(E) => SLOT1 PCIe4 x1
194 * SD1(F:H) => SLOT3 SGMII
196 QIXIS_WRITE(brdcfg[12], 0x98);
197 QIXIS_WRITE(brdcfg[13], 0x70);
201 /* SD1(A:D) => XFI SFP Module
202 * SD1(E) => SLOT1 PCIe4 x1
203 * SD1(F:H) => SLOT3 SGMII
205 QIXIS_WRITE(brdcfg[12], 0x80);
206 QIXIS_WRITE(brdcfg[13], 0x70);
210 /* SD1(A:B) => XFI SFP Module
211 * SD1(C:D) => SLOT2 SGMII
212 * SD1(E:H) => SLOT1 PCIe4 x4
214 QIXIS_WRITE(brdcfg[12], 0xe8);
215 QIXIS_WRITE(brdcfg[13], 0x0);
219 /* SD1(A:D) => SLOT2 PCIe3 x4
220 * SD1(F:H) => SLOT1 SGMI4 x4
222 QIXIS_WRITE(brdcfg[12], 0xf8);
223 QIXIS_WRITE(brdcfg[13], 0x0);
227 /* SD1(A) => SLOT2 PCIe3 x1
228 * SD1(B) => SLOT7 SGMII
229 * SD1(C) => SLOT6 SGMII
230 * SD1(D) => SLOT5 SGMII
231 * SD1(E) => SLOT1 PCIe4 x1
232 * SD1(F:H) => SLOT3 SGMII
234 QIXIS_WRITE(brdcfg[12], 0x80);
235 QIXIS_WRITE(brdcfg[13], 0x70);
239 /* SD1(A:D) => SLOT2 PCIe3 x4
240 * SD1(E) => SLOT1 PCIe4 x1
241 * SD1(F) => SLOT4 PCIe1 x1
242 * SD1(G) => SLOT3 PCIe2 x1
243 * SD1(H) => SLOT7 SGMII
245 QIXIS_WRITE(brdcfg[12], 0x98);
246 QIXIS_WRITE(brdcfg[13], 0x25);
249 /* SD1(A) => SLOT2 PCIe3 x1
250 * SD1(B:D) => SLOT7 SGMII
251 * SD1(E) => SLOT1 PCIe4 x1
252 * SD1(F) => SLOT4 PCIe1 x1
253 * SD1(G) => SLOT3 PCIe2 x1
254 * SD1(H) => SLOT7 SGMII
256 QIXIS_WRITE(brdcfg[12], 0x81);
257 QIXIS_WRITE(brdcfg[13], 0xa5);
261 printf("WARNING: unsupported for SerDes1 Protocol %d\n",
266 #ifdef CONFIG_T2080QDS
267 switch (srds_prtcl_s2) {
269 /* SerDes2 is not enabled */
273 /* SD2(A:H) => SLOT4 PCIe1 */
274 QIXIS_WRITE(brdcfg[13], 0x10);
279 * SD2(A:D) => SLOT4 PCIe1
280 * SD2(E:F) => SLOT5 PCIe2
281 * SD2(G:H) => SATA1,SATA2
283 QIXIS_WRITE(brdcfg[13], 0xb0);
287 * SD2(A:D) => SLOT4 PCIe1
288 * SD2(E:F) => SLOT5 Aurora
289 * SD2(G:H) => SATA1,SATA2
291 QIXIS_WRITE(brdcfg[13], 0x78);
295 * SD2(A:D) => SLOT4 PCIe1
296 * SD2(E:H) => SLOT5 PCIe2
298 QIXIS_WRITE(brdcfg[13], 0xa0);
304 * SD2(A:D) => SLOT4 SRIO2
305 * SD2(E:H) => SLOT5 SRIO1
307 QIXIS_WRITE(brdcfg[13], 0xa0);
311 * SD2(A:D) => SLOT4 SRIO2
313 * SD2(G:H) => SATA1,SATA2
315 QIXIS_WRITE(brdcfg[13], 0x78);
318 printf("WARNING: unsupported for SerDes2 Protocol %d\n",
326 int board_early_init_r(void)
328 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
329 int flash_esel = find_tlb_idx((void *)flashbase, 1);
332 * Remap Boot flash + PROMJET region to caching-inhibited
333 * so that flash can be erased properly.
336 /* Flush d-cache and invalidate i-cache of any FLASH data */
340 if (flash_esel == -1) {
341 /* very unlikely unless something is messed up */
342 puts("Error: Could not find TLB for FLASH BASE\n");
343 flash_esel = 2; /* give our best effort to continue */
345 /* invalidate existing TLB entry for flash + promjet */
346 disable_tlb(flash_esel);
349 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
350 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
351 0, flash_esel, BOOKE_PAGESZ_256M, 1);
354 #ifdef CONFIG_SYS_DPAA_QBMAN
358 /* Disable remote I2C connection to qixis fpga */
359 QIXIS_WRITE(brdcfg[5], QIXIS_READ(brdcfg[5]) & ~BRDCFG5_IRE);
361 brd_mux_lane_to_slot();
362 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
367 unsigned long get_board_sys_clk(void)
369 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
370 #ifdef CONFIG_FSL_QIXIS_CLOCK_MEASUREMENT
371 /* use accurate clock measurement */
372 int freq = QIXIS_READ(clk_freq[0]) << 8 | QIXIS_READ(clk_freq[1]);
373 int base = QIXIS_READ(clk_base[0]) << 8 | QIXIS_READ(clk_base[1]);
378 debug("SYS Clock measurement is: %d\n", val);
381 printf("Warning: SYS clock measurement is invalid, ");
382 printf("using value from brdcfg1.\n");
386 switch (sysclk_conf & 0x0F) {
387 case QIXIS_SYSCLK_83:
389 case QIXIS_SYSCLK_100:
391 case QIXIS_SYSCLK_125:
393 case QIXIS_SYSCLK_133:
395 case QIXIS_SYSCLK_150:
397 case QIXIS_SYSCLK_160:
399 case QIXIS_SYSCLK_166:
405 unsigned long get_board_ddr_clk(void)
407 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
408 #ifdef CONFIG_FSL_QIXIS_CLOCK_MEASUREMENT
409 /* use accurate clock measurement */
410 int freq = QIXIS_READ(clk_freq[2]) << 8 | QIXIS_READ(clk_freq[3]);
411 int base = QIXIS_READ(clk_base[0]) << 8 | QIXIS_READ(clk_base[1]);
416 debug("DDR Clock measurement is: %d\n", val);
419 printf("Warning: DDR clock measurement is invalid, ");
420 printf("using value from brdcfg1.\n");
424 switch ((ddrclk_conf & 0x30) >> 4) {
425 case QIXIS_DDRCLK_100:
427 case QIXIS_DDRCLK_125:
429 case QIXIS_DDRCLK_133:
435 int misc_init_r(void)
440 int ft_board_setup(void *blob, bd_t *bd)
445 ft_cpu_setup(blob, bd);
447 base = getenv_bootm_low();
448 size = getenv_bootm_size();
450 fdt_fixup_memory(blob, (u64)base, (u64)size);
453 pci_of_setup(blob, bd);
456 fdt_fixup_liodn(blob);
457 fdt_fixup_dr_usb(blob, bd);
459 #ifdef CONFIG_SYS_DPAA_FMAN
460 fdt_fixup_fman_ethernet(blob);
461 fdt_fixup_board_enet(blob);