2 * Copyright (C) 2017 Synopsys, Inc. All rights reserved.
4 * SPDX-License-Identifier: GPL-2.0+
8 #include "skeleton.dtsi"
9 #include "dt-bindings/clock/snps,hsdk-cgu.h"
23 compatible = "fixed-clock";
24 clock-frequency = <1000000000>;
30 clocks = <&cgu_clk CLK_ARC_PLL>, <&cgu_clk CLK_SYS_PLL>,
31 <&cgu_clk CLK_TUN_PLL>, <&cgu_clk CLK_DDR_PLL>,
32 <&cgu_clk CLK_ARC>, <&cgu_clk CLK_HDMI_PLL>,
33 <&cgu_clk CLK_TUN_TUN>, <&cgu_clk CLK_HDMI>,
34 <&cgu_clk CLK_SYS_APB>, <&cgu_clk CLK_SYS_AXI>,
35 <&cgu_clk CLK_SYS_ETH>, <&cgu_clk CLK_SYS_USB>,
36 <&cgu_clk CLK_SYS_SDIO>, <&cgu_clk CLK_SYS_HDMI>,
37 <&cgu_clk CLK_SYS_GFX_CORE>, <&cgu_clk CLK_SYS_GFX_DMA>,
38 <&cgu_clk CLK_SYS_GFX_CFG>, <&cgu_clk CLK_SYS_DMAC_CORE>,
39 <&cgu_clk CLK_SYS_DMAC_CFG>, <&cgu_clk CLK_SYS_SDIO_REF>,
40 <&cgu_clk CLK_SYS_SPI_REF>, <&cgu_clk CLK_SYS_I2C_REF>,
41 <&cgu_clk CLK_SYS_UART_REF>, <&cgu_clk CLK_SYS_EBI_REF>,
42 <&cgu_clk CLK_TUN_ROM>, <&cgu_clk CLK_TUN_PWM>;
43 clock-names = "cpu-pll", "sys-pll",
45 "cpu-clk", "hdmi-pll",
46 "tun-clk", "hdmi-clk",
49 "sdio-clk", "hdmi-sys-clk",
50 "gfx-core-clk", "gfx-dma-clk",
51 "gfx-cfg-clk", "dmac-core-clk",
52 "dmac-cfg-clk", "sdio-ref-clk",
54 "uart-clk", "ebi-clk",
58 cgu_clk: cgu-clk@f0000000 {
59 compatible = "snps,hsdk-cgu-clock";
60 reg = <0xf0000000 0x10>, <0xf00014B8 0x4>;
64 uart0: serial0@f0005000 {
65 compatible = "snps,dw-apb-uart";
66 reg = <0xf0005000 0x1000>;
72 #interrupt-cells = <1>;
73 compatible = "altr,socfpga-stmmac";
74 reg = <0xf0008000 0x2000>;
79 compatible = "generic-ehci";
80 reg = <0xf0040000 0x100>;
84 compatible = "generic-ohci";
85 reg = <0xf0060000 0x100>;
89 compatible = "snps,dw-apb-ssi";
90 reg = <0xf0020000 0x1000>;
93 spi-max-frequency = <4000000>;
94 clocks = <&cgu_clk CLK_SYS_SPI_REF>;
95 clock-names = "spi_clk";
96 cs-gpio = <&cs_gpio 0>;
98 compatible = "spi-flash";
100 spi-max-frequency = <4000000>;
104 cs_gpio: gpio@f00014b0 {
105 compatible = "snps,hsdk-creg-gpio";
106 reg = <0xf00014b0 0x4>;
109 gpio-bank-name = "hsdk-spi-cs";