2 * (C) Copyright 2001-2005
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
32 * High Level Configuration Options
36 #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
37 #define CONFIG_CPU87 1 /* ...on a CPU87 board */
39 #define CONFIG_CPM2 1 /* Has a CPM2 */
41 #ifdef CONFIG_BOOT_ROM
42 #define CONFIG_SYS_TEXT_BASE 0xFF800000
44 #define CONFIG_SYS_TEXT_BASE 0xFF000000
48 * select serial console configuration
50 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
51 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
54 * if CONFIG_CONS_NONE is defined, then the serial console routines must
55 * defined elsewhere (for example, on the cogent platform, there are serial
56 * ports on the motherboard which are used for the serial console - see
57 * cogent/cma101/serial.[ch]).
59 #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
60 #define CONFIG_CONS_ON_SCC /* define if console on SCC */
61 #undef CONFIG_CONS_NONE /* define if console on something else*/
62 #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
64 #if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
65 #define CONFIG_BAUDRATE 230400
67 #define CONFIG_BAUDRATE 9600
71 * select ethernet configuration
73 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
74 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
77 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
78 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
80 #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
81 #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
82 #undef CONFIG_ETHER_NONE /* define if ether on something else */
83 #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
85 #define CONFIG_HAS_ETH1 1
86 #define CONFIG_HAS_ETH2 1
88 #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
93 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
94 * - Enable Full Duplex in FSMR
96 # define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
97 # define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
98 # define CONFIG_SYS_CPMFCR_RAMTYPE 0
99 # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
101 #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
106 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
107 * - Enable Full Duplex in FSMR
109 # define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
110 # define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
111 # define CONFIG_SYS_CPMFCR_RAMTYPE 0
112 # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
114 #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
116 /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
117 #define CONFIG_8260_CLKIN 100000000 /* in Hz */
119 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
121 #define CONFIG_PREBOOT \
123 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS; " \
126 #undef CONFIG_BOOTARGS
127 #define CONFIG_BOOTCOMMAND \
129 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
130 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
133 /*-----------------------------------------------------------------------
134 * I2C/EEPROM/RTC configuration
136 #define CONFIG_SOFT_I2C /* Software I2C support enabled */
138 # define CONFIG_SYS_I2C_SPEED 50000
139 # define CONFIG_SYS_I2C_SLAVE 0xFE
141 * Software (bit-bang) I2C driver configuration
143 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
144 #define I2C_ACTIVE (iop->pdir |= 0x00010000)
145 #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
146 #define I2C_READ ((iop->pdat & 0x00010000) != 0)
147 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
148 else iop->pdat &= ~0x00010000
149 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
150 else iop->pdat &= ~0x00020000
151 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
153 #define CONFIG_RTC_PCF8563
154 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
156 #undef CONFIG_WATCHDOG /* watchdog disabled */
158 /*-----------------------------------------------------------------------
159 * Disk-On-Chip configuration
162 #define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
164 #define CONFIG_SYS_DOC_SUPPORT_2000
165 #define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
167 /*-----------------------------------------------------------------------
168 * Miscellaneous configuration options
171 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
172 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
177 #define CONFIG_BOOTP_SUBNETMASK
178 #define CONFIG_BOOTP_GATEWAY
179 #define CONFIG_BOOTP_HOSTNAME
180 #define CONFIG_BOOTP_BOOTPATH
181 #define CONFIG_BOOTP_BOOTFILESIZE
185 * Command line configuration.
187 #include <config_cmd_default.h>
189 #define CONFIG_CMD_BEDBUG
190 #define CONFIG_CMD_DATE
191 #define CONFIG_CMD_EEPROM
192 #define CONFIG_CMD_I2C
195 #define CONFIG_PCI_INDIRECT_BRIDGE
196 #define CONFIG_CMD_PCI
200 * Miscellaneous configurable options
202 #define CONFIG_SYS_LONGHELP /* undef to save memory */
203 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
204 #if defined(CONFIG_CMD_KGDB)
205 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
207 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
209 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
210 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
211 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
213 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
214 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
216 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
218 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
220 #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 /* "bad" address */
225 * For booting Linux, the board info and command line data
226 * have to be in the first 8 MB of memory, since this is
227 * the maximum mapped by the Linux kernel during initialization.
229 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
231 /*-----------------------------------------------------------------------
232 * Flash configuration
235 #define CONFIG_SYS_BOOTROM_BASE 0xFF800000
236 #define CONFIG_SYS_BOOTROM_SIZE 0x00080000
237 #define CONFIG_SYS_FLASH_BASE 0xFF000000
238 #define CONFIG_SYS_FLASH_SIZE 0x00800000
240 /*-----------------------------------------------------------------------
243 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */
244 #define CONFIG_SYS_MAX_FLASH_SECT 135 /* max num of sects on one chip */
246 #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
247 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
249 /*-----------------------------------------------------------------------
250 * Other areas to be mapped
253 /* CS3: Dual ported SRAM */
254 #define CONFIG_SYS_DPSRAM_BASE 0x40000000
255 #define CONFIG_SYS_DPSRAM_SIZE 0x00100000
257 /* CS4: DiskOnChip */
258 #define CONFIG_SYS_DOC_BASE 0xF4000000
259 #define CONFIG_SYS_DOC_SIZE 0x00100000
261 /* CS5: FDC37C78 controller */
262 #define CONFIG_SYS_FDC37C78_BASE 0xF1000000
263 #define CONFIG_SYS_FDC37C78_SIZE 0x00100000
265 /* CS6: Board configuration registers */
266 #define CONFIG_SYS_BCRS_BASE 0xF2000000
267 #define CONFIG_SYS_BCRS_SIZE 0x00010000
269 /* CS7: VME Extended Access Range */
270 #define CONFIG_SYS_VMEEAR_BASE 0x60000000
271 #define CONFIG_SYS_VMEEAR_SIZE 0x01000000
273 /* CS8: VME Standard Access Range */
274 #define CONFIG_SYS_VMESAR_BASE 0xFE000000
275 #define CONFIG_SYS_VMESAR_SIZE 0x01000000
277 /* CS9: VME Short I/O Access Range */
278 #define CONFIG_SYS_VMESIOAR_BASE 0xFD000000
279 #define CONFIG_SYS_VMESIOAR_SIZE 0x01000000
281 /*-----------------------------------------------------------------------
282 * Hard Reset Configuration Words
284 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
285 * defines for the various registers affected by the HRCW e.g. changing
286 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
288 #if defined(CONFIG_BOOT_ROM)
289 #define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
290 HRCW_BPS01 | HRCW_CS10PC01)
292 #define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01)
295 /* no slaves so just fill with zeros */
296 #define CONFIG_SYS_HRCW_SLAVE1 0
297 #define CONFIG_SYS_HRCW_SLAVE2 0
298 #define CONFIG_SYS_HRCW_SLAVE3 0
299 #define CONFIG_SYS_HRCW_SLAVE4 0
300 #define CONFIG_SYS_HRCW_SLAVE5 0
301 #define CONFIG_SYS_HRCW_SLAVE6 0
302 #define CONFIG_SYS_HRCW_SLAVE7 0
304 /*-----------------------------------------------------------------------
305 * Internal Memory Mapped Register
307 #define CONFIG_SYS_IMMR 0xF0000000
309 /*-----------------------------------------------------------------------
310 * Definitions for initial stack pointer and data area (in DPRAM)
312 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
313 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
314 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
315 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
317 /*-----------------------------------------------------------------------
318 * Start addresses for the final memory configuration
319 * (Set up by the startup code)
320 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
322 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE.
324 #define CONFIG_SYS_SDRAM_BASE 0x00000000
325 #define CONFIG_SYS_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
326 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
327 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
328 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
330 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
331 # define CONFIG_SYS_RAMBOOT
335 #define CONFIG_PCI_PNP
336 #define CONFIG_EEPRO100
337 #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
341 /* environment is in Flash */
342 #define CONFIG_ENV_IS_IN_FLASH 1
343 #ifdef CONFIG_BOOT_ROM
344 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x70000)
345 # define CONFIG_ENV_SIZE 0x10000
346 # define CONFIG_ENV_SECT_SIZE 0x10000
349 /* environment is in EEPROM */
350 #define CONFIG_ENV_IS_IN_EEPROM 1
351 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */
352 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
353 /* mask of address bits that overflow into the "EEPROM chip address" */
354 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
355 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
356 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
357 #define CONFIG_ENV_OFFSET 512
358 #define CONFIG_ENV_SIZE (2048 - 512)
361 /*-----------------------------------------------------------------------
362 * Cache Configuration
364 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
365 #if defined(CONFIG_CMD_KGDB)
366 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
369 /*-----------------------------------------------------------------------
370 * HIDx - Hardware Implementation-dependent Registers 2-11
371 *-----------------------------------------------------------------------
372 * HID0 also contains cache control - initially enable both caches and
373 * invalidate contents, then the final state leaves only the instruction
374 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
375 * but Soft reset does not.
377 * HID1 has only read-only information - nothing to set.
379 #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
380 HID0_DCI|HID0_IFEM|HID0_ABE)
381 #define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE)
382 #define CONFIG_SYS_HID2 0
384 /*-----------------------------------------------------------------------
385 * RMR - Reset Mode Register 5-5
386 *-----------------------------------------------------------------------
387 * turn on Checkstop Reset Enable
389 #define CONFIG_SYS_RMR RMR_CSRE
391 /*-----------------------------------------------------------------------
392 * BCR - Bus Configuration 4-25
393 *-----------------------------------------------------------------------
395 #define BCR_APD01 0x10000000
396 #define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
398 /*-----------------------------------------------------------------------
399 * SIUMCR - SIU Module Configuration 4-31
400 *-----------------------------------------------------------------------
402 #define CONFIG_SYS_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\
403 SIUMCR_CS10PC01|SIUMCR_BCTLC10)
405 /*-----------------------------------------------------------------------
406 * SYPCR - System Protection Control 4-35
407 * SYPCR can only be written once after reset!
408 *-----------------------------------------------------------------------
409 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
411 #if defined(CONFIG_WATCHDOG)
412 #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
413 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
415 #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
416 SYPCR_SWRI|SYPCR_SWP)
417 #endif /* CONFIG_WATCHDOG */
419 /*-----------------------------------------------------------------------
420 * TMCNTSC - Time Counter Status and Control 4-40
421 *-----------------------------------------------------------------------
422 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
423 * and enable Time Counter
425 #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
427 /*-----------------------------------------------------------------------
428 * PISCR - Periodic Interrupt Status and Control 4-42
429 *-----------------------------------------------------------------------
430 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
433 #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
435 /*-----------------------------------------------------------------------
436 * SCCR - System Clock Control 9-8
437 *-----------------------------------------------------------------------
438 * Ensure DFBRG is Divide by 16
440 #define CONFIG_SYS_SCCR SCCR_DFBRG01
442 /*-----------------------------------------------------------------------
443 * RCCR - RISC Controller Configuration 13-7
444 *-----------------------------------------------------------------------
446 #define CONFIG_SYS_RCCR 0
448 #define CONFIG_SYS_MIN_AM_MASK 0xC0000000
451 * we use the same values for 32 MB, 128 MB and 256 MB SDRAM
452 * refresh rate = 7.68 uS (100 MHz Bus Clock)
455 /*-----------------------------------------------------------------------
456 * MPTPR - Memory Refresh Timer Prescaler Register 10-18
457 *-----------------------------------------------------------------------
459 #define CONFIG_SYS_MPTPR 0x2000
461 /*-----------------------------------------------------------------------
462 * PSRT - Refresh Timer Register 10-16
463 *-----------------------------------------------------------------------
465 #define CONFIG_SYS_PSRT 0x16
467 /*-----------------------------------------------------------------------
468 * PSRT - SDRAM Mode Register 10-10
469 *-----------------------------------------------------------------------
472 /* SDRAM initialization values for 8-column chips
474 #define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
476 ORxS_ROWST_PBI0_A9 |\
479 #define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
480 PSDMR_BSMA_A14_A16 |\
481 PSDMR_SDA10_PBI0_A10 |\
489 /* SDRAM initialization values for 9-column chips
491 #define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
493 ORxS_ROWST_PBI0_A7 |\
496 #define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
497 PSDMR_BSMA_A13_A15 |\
498 PSDMR_SDA10_PBI0_A9 |\
506 /* SDRAM initialization values for 10-column chips
508 #define CONFIG_SYS_OR2_10COL (CONFIG_SYS_MIN_AM_MASK |\
510 ORxS_ROWST_PBI1_A4 |\
513 #define CONFIG_SYS_PSDMR_10COL (PSDMR_PBI |\
514 PSDMR_SDAM_A17_IS_A5 |\
515 PSDMR_BSMA_A13_A15 |\
516 PSDMR_SDA10_PBI1_A6 |\
525 * Init Memory Controller:
527 * Bank Bus Machine PortSz Device
528 * ---- --- ------- ------ ------
529 * 0 60x GPCM 8 bit Boot ROM
530 * 1 60x GPCM 64 bit FLASH
531 * 2 60x SDRAM 64 bit SDRAM
535 #define CONFIG_SYS_MRS_OFFS 0x00000000
537 #ifdef CONFIG_BOOT_ROM
540 #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\
545 #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\
553 #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
558 #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
564 #else /* CONFIG_BOOT_ROM */
567 #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
572 #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
580 #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\
585 #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\
591 #endif /* CONFIG_BOOT_ROM */
594 /* Bank 2 - 60x bus SDRAM
596 #ifndef CONFIG_SYS_RAMBOOT
597 #define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
602 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_8COL
604 #define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_8COL
605 #endif /* CONFIG_SYS_RAMBOOT */
607 /* Bank 3 - Dual Ported SRAM
609 #define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_DPSRAM_BASE & BRx_BA_MSK) |\
614 #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DPSRAM_SIZE) |\
620 /* Bank 4 - DiskOnChip
622 #define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\
627 #define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\
633 /* Bank 5 - FDC37C78 controller
635 #define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FDC37C78_BASE & BRx_BA_MSK) |\
640 #define CONFIG_SYS_OR5_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FDC37C78_SIZE) |\
645 /* Bank 6 - Board control registers
647 #define CONFIG_SYS_BR6_PRELIM ((CONFIG_SYS_BCRS_BASE & BRx_BA_MSK) |\
652 #define CONFIG_SYS_OR6_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCRS_SIZE) |\
656 /* Bank 7 - VME Extended Access Range
658 #define CONFIG_SYS_BR7_PRELIM ((CONFIG_SYS_VMEEAR_BASE & BRx_BA_MSK) |\
663 #define CONFIG_SYS_OR7_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMEEAR_SIZE) |\
669 /* Bank 8 - VME Standard Access Range
671 #define CONFIG_SYS_BR8_PRELIM ((CONFIG_SYS_VMESAR_BASE & BRx_BA_MSK) |\
676 #define CONFIG_SYS_OR8_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMESAR_SIZE) |\
682 /* Bank 9 - VME Short I/O Access Range
684 #define CONFIG_SYS_BR9_PRELIM ((CONFIG_SYS_VMESIOAR_BASE & BRx_BA_MSK) |\
689 #define CONFIG_SYS_OR9_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMESIOAR_SIZE) |\
695 #endif /* __CONFIG_H */