1 // SPDX-License-Identifier: GPL-2.0+
10 #include <asm/encoding.h>
11 #include <dm/uclass-internal.h>
14 * The variables here must be stored in the data section since they are used
15 * before the bss section is available.
17 #ifdef CONFIG_OF_PRIOR_STAGE
18 phys_addr_t prior_stage_fdt_address __attribute__((section(".data")));
21 u32 hart_lottery __attribute__((section(".data"))) = 0;
24 * The main hart running U-Boot has acquired available_harts_lock until it has
25 * finished initialization of global data.
27 u32 available_harts_lock = 1;
30 static inline bool supports_extension(char ext)
36 uclass_find_first_device(UCLASS_CPU, &dev);
38 debug("unable to find the RISC-V cpu device\n");
41 if (!cpu_get_desc(dev, desc, sizeof(desc))) {
42 /* skip the first 4 characters (rv32|rv64) */
43 if (strchr(desc + 4, ext))
48 #else /* !CONFIG_CPU */
49 #ifdef CONFIG_RISCV_MMODE
50 return csr_read(CSR_MISA) & (1 << (ext - 'a'));
51 #else /* !CONFIG_RISCV_MMODE */
52 #warning "There is no way to determine the available extensions in S-mode."
53 #warning "Please convert your board to use the RISC-V CPU driver."
55 #endif /* CONFIG_RISCV_MMODE */
56 #endif /* CONFIG_CPU */
59 static int riscv_cpu_probe(void)
64 /* probe cpus so that RISC-V timer can be bound */
65 ret = cpu_probe_all();
67 return log_msg_ret("RISC-V cpus probe failed\n", ret);
73 int arch_cpu_init_dm(void)
77 ret = riscv_cpu_probe();
82 if (supports_extension('d') || supports_extension('f')) {
83 csr_set(MODE_PREFIX(status), MSTATUS_FS);
84 csr_write(CSR_FCSR, 0);
87 if (CONFIG_IS_ENABLED(RISCV_MMODE)) {
89 * Enable perf counters for cycle, time,
90 * and instret counters only
92 csr_write(CSR_MCOUNTEREN, GENMASK(2, 0));
95 if (supports_extension('s'))
96 csr_write(CSR_SATP, 0);
102 int arch_early_init_r(void)
104 return riscv_cpu_probe();