1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2016 Freescale Semiconductor
6 #ifndef __LS1046A_COMMON_H
7 #define __LS1046A_COMMON_H
10 #ifdef CONFIG_SPL_BUILD
19 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
22 #if defined(CONFIG_SPL_BUILD) && \
23 defined(CONFIG_SD_BOOT) && \
24 !defined(CONFIG_SPL_FSL_LS_PPA)
28 #define CONFIG_REMAKE_ELF
29 #define CONFIG_FSL_LAYERSCAPE
32 #include <asm/arch/config.h>
33 #include <asm/arch/stream_id_lsch2.h>
35 /* Link Definitions */
36 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
38 #define CONFIG_SKIP_LOWLEVEL_INIT
40 #define CONFIG_VERY_BIG_RAM
41 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
42 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
43 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
44 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
46 #define CPU_RELEASE_ADDR secondary_boot_func
48 /* Generic Timer Definitions */
49 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
51 /* Size of malloc() pool */
52 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
55 #define CONFIG_SYS_NS16550_SERIAL
56 #define CONFIG_SYS_NS16550_REG_SIZE 1
57 #define CONFIG_SYS_NS16550_CLK (get_serial_clock())
59 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
64 #define CONFIG_SPL_TEXT_BASE 0x10000000
65 #define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
66 #define CONFIG_SPL_STACK 0x10020000
67 #define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
68 #define CONFIG_SPL_BSS_START_ADDR 0x8f000000
69 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
70 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
71 CONFIG_SPL_BSS_MAX_SIZE)
72 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
74 #ifdef CONFIG_SECURE_BOOT
75 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
77 * HDR would be appended at end of image and copied to DDR along
78 * with U-Boot image. Here u-boot max. size is 512K. So if binary
79 * size increases then increase this size in case of secure boot as
80 * it uses raw u-boot image instead of fit image.
82 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
84 #define CONFIG_SYS_MONITOR_LEN 0x100000
85 #endif /* ifdef CONFIG_SECURE_BOOT */
89 #ifdef CONFIG_NAND_BOOT
90 #define CONFIG_SPL_PBL_PAD
91 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
92 #define CONFIG_SPL_LIBCOMMON_SUPPORT
93 #define CONFIG_SPL_LIBGENERIC_SUPPORT
94 #define CONFIG_SPL_ENV_SUPPORT
95 #define CONFIG_SPL_WATCHDOG_SUPPORT
96 #define CONFIG_SPL_I2C_SUPPORT
97 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
99 #define CONFIG_SPL_NAND_SUPPORT
100 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
101 #define CONFIG_SPL_TEXT_BASE 0x10000000
102 #define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
103 #define CONFIG_SPL_STACK 0x1001f000
104 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
105 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
107 #define CONFIG_SPL_BSS_START_ADDR 0x8f000000
108 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
109 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
110 CONFIG_SPL_BSS_MAX_SIZE)
111 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
112 #define CONFIG_SYS_MONITOR_LEN 0xa0000
116 #define CONFIG_SYS_I2C
119 #define CONFIG_PCIE1 /* PCIE controller 1 */
120 #define CONFIG_PCIE2 /* PCIE controller 2 */
121 #define CONFIG_PCIE3 /* PCIE controller 3 */
124 #define CONFIG_PCI_SCAN_SHOW
129 #define CONFIG_SCSI_AHCI_PLAT
131 #define CONFIG_SYS_SATA AHCI_BASE_ADDR
133 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
134 #define CONFIG_SYS_SCSI_MAX_LUN 1
135 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
136 CONFIG_SYS_SCSI_MAX_LUN)
139 /* Command line configuration */
144 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
150 #define CONFIG_SYS_DPAA_FMAN
151 #ifdef CONFIG_SYS_DPAA_FMAN
152 #define CONFIG_SYS_FM_MURAM_SIZE 0x60000
155 #ifdef CONFIG_SD_BOOT
157 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
158 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
159 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 18432(0x4800).
161 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
162 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
163 #elif defined(CONFIG_QSPI_BOOT)
164 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
165 #define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
166 #define CONFIG_ENV_SPI_BUS 0
167 #define CONFIG_ENV_SPI_CS 0
168 #define CONFIG_ENV_SPI_MAX_HZ 1000000
169 #define CONFIG_ENV_SPI_MODE 0x03
170 #elif defined(CONFIG_NAND_BOOT)
171 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
172 #define CONFIG_SYS_FMAN_FW_ADDR (36 * CONFIG_SYS_NAND_BLOCK_SIZE)
174 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
175 #define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
177 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
178 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
181 /* Miscellaneous configurable options */
182 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
184 #define CONFIG_HWCONFIG
185 #define HWCONFIG_BUFFER_SIZE 128
187 #ifndef CONFIG_SPL_BUILD
188 #define BOOT_TARGET_DEVICES(func) \
189 func(SCSI, scsi, 0) \
192 #include <config_distro_bootcmd.h>
196 /* Initial environment variables */
197 #define CONFIG_EXTRA_ENV_SETTINGS \
198 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
199 "ramdisk_addr=0x800000\0" \
200 "ramdisk_size=0x2000000\0" \
201 "fdt_high=0xffffffffffffffff\0" \
202 "initrd_high=0xffffffffffffffff\0" \
203 "fdt_addr=0x64f00000\0" \
204 "kernel_addr=0x65000000\0" \
205 "scriptaddr=0x80000000\0" \
206 "scripthdraddr=0x80080000\0" \
207 "fdtheader_addr_r=0x80100000\0" \
208 "kernelheader_addr_r=0x80200000\0" \
209 "load_addr=0xa0000000\0" \
210 "kernel_addr_r=0x81000000\0" \
211 "fdt_addr_r=0x90000000\0" \
212 "ramdisk_addr_r=0xa0000000\0" \
213 "kernel_start=0x1000000\0" \
214 "kernelheader_start=0x800000\0" \
215 "kernel_load=0xa0000000\0" \
216 "kernel_size=0x2800000\0" \
217 "kernelheader_size=0x40000\0" \
218 "kernel_addr_sd=0x8000\0" \
219 "kernel_size_sd=0x14000\0" \
220 "kernelhdr_addr_sd=0x4000\0" \
221 "kernelhdr_size_sd=0x10\0" \
222 "console=ttyS0,115200\0" \
223 CONFIG_MTDPARTS_DEFAULT "\0" \
225 "boot_scripts=ls1046ardb_boot.scr\0" \
226 "boot_script_hdr=hdr_ls1046ardb_bs.out\0" \
227 "scan_dev_for_boot_part=" \
228 "part list ${devtype} ${devnum} devplist; " \
229 "env exists devplist || setenv devplist 1; " \
230 "for distro_bootpart in ${devplist}; do " \
231 "if fstype ${devtype} " \
232 "${devnum}:${distro_bootpart} " \
233 "bootfstype; then " \
234 "run scan_dev_for_boot; " \
237 "scan_dev_for_boot=" \
238 "echo Scanning ${devtype} " \
239 "${devnum}:${distro_bootpart}...; " \
240 "for prefix in ${boot_prefixes}; do " \
241 "run scan_dev_for_scripts; " \
245 "load ${devtype} ${devnum}:${distro_bootpart} " \
246 "${scriptaddr} ${prefix}${script}; " \
247 "env exists secureboot && load ${devtype} " \
248 "${devnum}:${distro_bootpart} " \
249 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
250 "&& esbc_validate ${scripthdraddr};" \
251 "source ${scriptaddr}\0" \
252 "qspi_bootcmd=echo Trying load from qspi..;" \
253 "sf probe && sf read $load_addr " \
254 "$kernel_start $kernel_size; env exists secureboot " \
255 "&& sf read $kernelheader_addr_r $kernelheader_start " \
256 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
257 "bootm $load_addr#$board\0" \
258 "sd_bootcmd=echo Trying load from SD ..;" \
259 "mmcinfo; mmc read $load_addr " \
260 "$kernel_addr_sd $kernel_size_sd && " \
261 "env exists secureboot && mmc read $kernelheader_addr_r " \
262 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
263 " && esbc_validate ${kernelheader_addr_r};" \
264 "bootm $load_addr#$board\0"
268 /* Monitor Command Prompt */
269 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
271 #define CONFIG_SYS_MAXARGS 64 /* max command args */
273 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
275 #include <asm/arch/soc.h>
277 #endif /* __LS1046A_COMMON_H */