1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
8 * QorIQ RDB boards configuration file
13 #include <linux/stringify.h>
15 #if defined(CONFIG_TARGET_P1020RDB_PC)
16 #define CONFIG_VSC7385_ENET
18 #define __SW_BOOT_MASK 0x03
19 #define __SW_BOOT_NOR 0x5c
20 #define __SW_BOOT_SPI 0x1c
21 #define __SW_BOOT_SD 0x9c
22 #define __SW_BOOT_NAND 0xec
23 #define __SW_BOOT_PCIE 0x6c
24 #define __SW_NOR_BANK_MASK 0xfd
25 #define __SW_NOR_BANK_UP 0x00
26 #define __SW_NOR_BANK_LO 0x02
27 #define CONFIG_SYS_L2_SIZE (256 << 10)
31 * P1020RDB-PD board has user selectable switches for evaluating different
32 * frequency and boot options for the P1020 device. The table that
33 * follow describe the available options. The front six binary number was in
34 * accordance with SW3[1:6].
35 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
36 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
37 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
38 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
39 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
40 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
41 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
43 #if defined(CONFIG_TARGET_P1020RDB_PD)
44 #define CONFIG_VSC7385_ENET
46 #define __SW_BOOT_MASK 0x03
47 #define __SW_BOOT_NOR 0x64
48 #define __SW_BOOT_SPI 0x34
49 #define __SW_BOOT_SD 0x24
50 #define __SW_BOOT_NAND 0x44
51 #define __SW_BOOT_PCIE 0x74
52 #define __SW_NOR_BANK_MASK 0xfd
53 #define __SW_NOR_BANK_UP 0x00
54 #define __SW_NOR_BANK_LO 0x02
55 #define CONFIG_SYS_L2_SIZE (256 << 10)
57 * Dynamic MTD Partition support with mtdparts
61 #if defined(CONFIG_TARGET_P2020RDB)
62 #define CONFIG_VSC7385_ENET
63 #define __SW_BOOT_MASK 0x03
64 #define __SW_BOOT_NOR 0xc8
65 #define __SW_BOOT_SPI 0x28
66 #define __SW_BOOT_SD 0x68
67 #define __SW_BOOT_SD2 0x18
68 #define __SW_BOOT_NAND 0xe8
69 #define __SW_BOOT_PCIE 0xa8
70 #define __SW_NOR_BANK_MASK 0xfd
71 #define __SW_NOR_BANK_UP 0x00
72 #define __SW_NOR_BANK_LO 0x02
73 #define CONFIG_SYS_L2_SIZE (512 << 10)
75 * Dynamic MTD Partition support with mtdparts
80 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
81 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
82 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
83 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
84 #define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
85 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
86 #elif defined(CONFIG_SPIFLASH)
87 #define CONFIG_SPL_SPI_FLASH_MINIMAL
88 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
89 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
90 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
91 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
92 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
93 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
94 #elif defined(CONFIG_MTD_RAW_NAND)
95 #ifdef CONFIG_TPL_BUILD
96 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
97 #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
98 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
99 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
100 #elif defined(CONFIG_SPL_BUILD)
101 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
102 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
103 #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
104 #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
106 #ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
107 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
109 #endif /* not CONFIG_TPL_BUILD */
111 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
114 #ifndef CONFIG_RESET_VECTOR_ADDRESS
115 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
118 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
119 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
123 #define CONFIG_HWCONFIG
125 * These can be toggled for performance analysis, otherwise use default.
127 #define CONFIG_L2_CACHE
129 #define CONFIG_ENABLE_36BIT_PHYS
131 #define CONFIG_SYS_CCSRBAR 0xffe00000
132 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
135 #define CONFIG_SYS_DDR_RAW_TIMING
136 #define CONFIG_SYS_SPD_BUS_NUM 1
137 #define SPD_EEPROM_ADDRESS 0x52
139 #if defined(CONFIG_TARGET_P1020RDB_PD)
140 #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
142 #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
144 #define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
145 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
146 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
148 /* Default settings for DDR3 */
149 #ifndef CONFIG_TARGET_P2020RDB
150 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
151 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
152 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
153 #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
154 #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
155 #define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
157 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
158 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
159 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
160 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
162 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
163 #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
164 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
165 #define CONFIG_SYS_DDR_RCW_1 0x00000000
166 #define CONFIG_SYS_DDR_RCW_2 0x00000000
167 #define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
168 #define CONFIG_SYS_DDR_CONTROL_2 0x04401050
169 #define CONFIG_SYS_DDR_TIMING_4 0x00220001
170 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
172 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
173 #define CONFIG_SYS_DDR_TIMING_0 0x00330004
174 #define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
175 #define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
176 #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
177 #define CONFIG_SYS_DDR_MODE_1 0x40461520
178 #define CONFIG_SYS_DDR_MODE_2 0x8000c000
179 #define CONFIG_SYS_DDR_INTERVAL 0x0C300000
185 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
186 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
187 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
188 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
190 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
191 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
192 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
193 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
194 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
195 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
196 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
200 * Local Bus Definitions
202 #if defined(CONFIG_TARGET_P1020RDB_PD)
203 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
204 #define CONFIG_SYS_FLASH_BASE 0xec000000
206 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
207 #define CONFIG_SYS_FLASH_BASE 0xef000000
210 #ifdef CONFIG_PHYS_64BIT
211 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
213 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
216 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
219 #define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
221 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
222 #define CONFIG_SYS_FLASH_QUIET_TEST
223 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
225 #undef CONFIG_SYS_FLASH_CHECKSUM
226 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
227 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
229 #define CONFIG_SYS_FLASH_EMPTY_INFO
232 #ifdef CONFIG_NAND_FSL_ELBC
233 #define CONFIG_SYS_NAND_BASE 0xff800000
234 #ifdef CONFIG_PHYS_64BIT
235 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
237 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
240 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
241 #define CONFIG_SYS_MAX_NAND_DEVICE 1
243 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
244 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
245 | BR_PS_8 /* Port Size = 8 bit */ \
246 | BR_MS_FCM /* MSEL = FCM */ \
248 #if defined(CONFIG_TARGET_P1020RDB_PD)
249 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
250 | OR_FCM_PGS /* Large Page*/ \
258 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
266 #endif /* CONFIG_NAND_FSL_ELBC */
268 #define CONFIG_SYS_INIT_RAM_LOCK
269 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
270 #ifdef CONFIG_PHYS_64BIT
271 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
272 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
273 /* The assembler doesn't like typecast */
274 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
275 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
276 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
278 /* Initial L1 address */
279 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
280 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
281 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
283 /* Size of used area in RAM */
284 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
286 #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
288 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
290 #define CONFIG_SYS_CPLD_BASE 0xffa00000
291 #ifdef CONFIG_PHYS_64BIT
292 #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
294 #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
296 /* CPLD config size: 1Mb */
298 #define CONFIG_SYS_PMC_BASE 0xff980000
299 #define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
300 #define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
302 #define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
303 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
307 #ifdef CONFIG_VSC7385_ENET
308 #define __VSCFW_ADDR "vscfw_addr=ef000000\0"
309 #define CONFIG_SYS_VSC7385_BASE 0xffb00000
311 #ifdef CONFIG_PHYS_64BIT
312 #define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
314 #define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
317 #define CONFIG_SYS_VSC7385_BR_PRELIM \
318 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
319 #define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
320 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
321 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
323 /* The size of the VSC7385 firmware image */
324 #define CONFIG_VSC7385_IMAGE_SIZE 8192
328 #define __VSCFW_ADDR ""
332 * Config the L2 Cache as L2 SRAM
334 #if defined(CONFIG_SPL_BUILD)
335 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
336 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
337 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
338 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
339 #elif defined(CONFIG_MTD_RAW_NAND)
340 #ifdef CONFIG_TPL_BUILD
341 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
342 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
343 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
345 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
346 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
347 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
348 #endif /* CONFIG_TPL_BUILD */
352 /* Serial Port - controlled on board with jumper J8
356 #undef CONFIG_SERIAL_SOFTWARE_FIFO
357 #define CONFIG_SYS_NS16550_SERIAL
358 #define CONFIG_SYS_NS16550_REG_SIZE 1
359 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
360 #if defined(CONFIG_SPL_BUILD) && CONFIG_IS_ENABLED(INIT_MINIMAL)
361 #define CONFIG_NS16550_MIN_FUNCTIONS
364 #define CONFIG_SYS_BAUDRATE_TABLE \
365 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
367 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
368 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
371 #if !CONFIG_IS_ENABLED(DM_I2C)
372 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
375 #define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
381 #define CONFIG_RTC_PT7C4338
382 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
383 #define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
385 /* enable read and write access to EEPROM */
387 #if defined(CONFIG_PCI)
390 * Memory space is mapped 1-1, but I/O space must start from 0.
393 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
394 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
395 #ifdef CONFIG_PHYS_64BIT
396 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
398 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
400 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
401 #ifdef CONFIG_PHYS_64BIT
402 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
404 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
407 /* controller 1, Slot 2, tgtid 1, Base address a000 */
408 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
409 #ifdef CONFIG_PHYS_64BIT
410 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
412 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
414 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
415 #ifdef CONFIG_PHYS_64BIT
416 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
418 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
421 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
422 #endif /* CONFIG_PCI */
424 #if defined(CONFIG_TSEC_ENET)
426 #define CONFIG_TSEC1_NAME "eTSEC1"
428 #define CONFIG_TSEC2_NAME "eTSEC2"
430 #define CONFIG_TSEC3_NAME "eTSEC3"
432 #define TSEC1_PHY_ADDR 2
433 #define TSEC2_PHY_ADDR 0
434 #define TSEC3_PHY_ADDR 1
436 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
437 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
438 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
440 #define TSEC1_PHYIDX 0
441 #define TSEC2_PHYIDX 0
442 #define TSEC3_PHYIDX 0
443 #endif /* CONFIG_TSEC_ENET */
448 #if defined(CONFIG_SDCARD)
449 #define CONFIG_FSL_FIXED_MMC_LOCATION
450 #elif defined(CONFIG_MTD_RAW_NAND)
451 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
452 #ifdef CONFIG_TPL_BUILD
453 #define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
455 #elif defined(CONFIG_SYS_RAMBOOT)
456 #define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
459 #define CONFIG_LOADS_ECHO /* echo on for serial download */
460 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
465 #define CONFIG_HAS_FSL_DR_USB
467 #if defined(CONFIG_HAS_FSL_DR_USB)
468 #ifdef CONFIG_USB_EHCI_HCD
469 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
473 #if defined(CONFIG_TARGET_P1020RDB_PD)
474 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
478 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
482 * Miscellaneous configurable options
486 * For booting Linux, the board info and command line data
487 * have to be in the first 64 MB of memory, since this is
488 * the maximum mapped by the Linux kernel during initialization.
490 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
491 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
494 * Environment Configuration
496 #define CONFIG_HOSTNAME "unknown"
497 #define CONFIG_ROOTPATH "/opt/nfsroot"
498 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
501 #define __NOR_RST_CMD \
502 norboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_NOR 1; \
503 i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
506 #define __SPI_RST_CMD \
507 spiboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_SPI 1; \
508 i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
511 #define __SD_RST_CMD \
512 sdboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_SD 1; \
513 i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
515 #ifdef __SW_BOOT_NAND
516 #define __NAND_RST_CMD \
517 nandboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_NAND 1; \
518 i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
520 #ifdef __SW_BOOT_PCIE
521 #define __PCIE_RST_CMD \
522 pciboot=i2c dev CONFIG_SYS_SPD_BUS_NUM; i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 1 __SW_BOOT_PCIE 1; \
523 i2c mw CONFIG_SYS_I2C_PCA9557_ADDR 3 __SW_BOOT_MASK 1; reset
526 #define CONFIG_EXTRA_ENV_SETTINGS \
528 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
529 "loadaddr=1000000\0" \
530 "bootfile=uImage\0" \
531 "tftpflash=tftpboot $loadaddr $uboot; " \
532 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
533 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
534 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
535 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
536 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
537 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
538 "consoledev=ttyS0\0" \
539 "ramdiskaddr=2000000\0" \
540 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
541 "fdtaddr=1e00000\0" \
543 "jffs2nor=mtdblock3\0" \
544 "norbootaddr=ef080000\0" \
545 "norfdtaddr=ef040000\0" \
546 "jffs2nand=mtdblock9\0" \
547 "nandbootaddr=100000\0" \
548 "nandfdtaddr=80000\0" \
549 "ramdisk_size=120000\0" \
551 "map_lowernorbank=i2c dev "__stringify(CONFIG_SYS_SPD_BUS_NUM)"; i2c mw "__stringify(CONFIG_SYS_I2C_PCA9557_ADDR)" 1 "__stringify(__SW_NOR_BANK_LO)" 1; i2c mw "__stringify(CONFIG_SYS_I2C_PCA9557_ADDR)" 3 "__stringify(__SW_NOR_BANK_MASK)" 1\0" \
552 "map_uppernorbank=i2c dev "__stringify(CONFIG_SYS_SPD_BUS_NUM)"; i2c mw "__stringify(CONFIG_SYS_I2C_PCA9557_ADDR)" 1 "__stringify(__SW_NOR_BANK_UP)" 1; i2c mw "__stringify(CONFIG_SYS_I2C_PCA9557_ADDR)" 3 "__stringify(__SW_NOR_BANK_MASK)" 1\0" \
553 __stringify(__NOR_RST_CMD)"\0" \
554 __stringify(__SPI_RST_CMD)"\0" \
555 __stringify(__SD_RST_CMD)"\0" \
556 __stringify(__NAND_RST_CMD)"\0" \
557 __stringify(__PCIE_RST_CMD)"\0"
559 #define CONFIG_USB_FAT_BOOT \
560 "setenv bootargs root=/dev/ram rw " \
561 "console=$consoledev,$baudrate $othbootargs " \
562 "ramdisk_size=$ramdisk_size;" \
564 "fatload usb 0:2 $loadaddr $bootfile;" \
565 "fatload usb 0:2 $fdtaddr $fdtfile;" \
566 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
567 "bootm $loadaddr $ramdiskaddr $fdtaddr"
569 #define CONFIG_USB_EXT2_BOOT \
570 "setenv bootargs root=/dev/ram rw " \
571 "console=$consoledev,$baudrate $othbootargs " \
572 "ramdisk_size=$ramdisk_size;" \
574 "ext2load usb 0:4 $loadaddr $bootfile;" \
575 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
576 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
577 "bootm $loadaddr $ramdiskaddr $fdtaddr"
579 #define CONFIG_NORBOOT \
580 "setenv bootargs root=/dev/$jffs2nor rw " \
581 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
582 "bootm $norbootaddr - $norfdtaddr"
584 #endif /* __CONFIG_H */