4 * SPDX-License-Identifier: GPL-2.0+
7 #ifndef _CONFIG_THEADORABLE_H
8 #define _CONFIG_THEADORABLE_H
11 * High Level Configuration Options (easy to change)
13 #define CONFIG_DISPLAY_BOARDINFO_LATE
16 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
17 * for DDR ECC byte filling in the SPL before loading the main
20 #define CONFIG_SYS_TEXT_BASE 0x00800000
21 #define CONFIG_SYS_TCLK 250000000 /* 250MHz */
24 * Commands configuration
26 #define CONFIG_CMD_BOOTZ
27 #define CONFIG_CMD_CACHE
28 #define CONFIG_CMD_ENV
29 #define CONFIG_CMD_EXT2
30 #define CONFIG_CMD_EXT4
31 #define CONFIG_CMD_FAT
32 #define CONFIG_CMD_FS_GENERIC
33 #define CONFIG_CMD_SATA
36 * The debugging version enables USB support via defconfig.
37 * This version should also enable all other non-production
38 * interfaces / features.
41 #define CONFIG_CMD_PCI
45 #define CONFIG_SYS_I2C
46 #define CONFIG_SYS_I2C_MVTWSI
47 #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
48 #define CONFIG_I2C_MVTWSI_BASE1 MVEBU_TWSI1_BASE
49 #define CONFIG_SYS_I2C_SLAVE 0x0
50 #define CONFIG_SYS_I2C_SPEED 100000
52 /* USB/EHCI configuration */
53 #define CONFIG_EHCI_IS_TDI
54 #define CONFIG_USB_MAX_CONTROLLER_COUNT 3
56 #define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */
58 /* SPI NOR flash default params, used by sf commands */
59 #define CONFIG_SF_DEFAULT_SPEED 27777777 /* for fast SPL booting */
60 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
62 /* Environment in SPI NOR flash */
63 #define CONFIG_ENV_IS_IN_SPI_FLASH
64 #define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
65 #define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
66 #define CONFIG_ENV_SECT_SIZE (256 << 10) /* 256KiB sectors */
67 #define CONFIG_ENV_OVERWRITE
69 #define CONFIG_PHY_MARVELL /* there is a marvell phy */
70 #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
72 #define CONFIG_SYS_CONSOLE_INFO_QUIET /* don't print console @ startup */
73 #define CONFIG_SYS_ALT_MEMTEST
74 #define CONFIG_PREBOOT
77 /* Keep device tree and initrd in lower memory so the kernel can access them */
78 #define CONFIG_EXTRA_ENV_SETTINGS \
79 "fdt_high=0x10000000\0" \
80 "initrd_high=0x10000000\0"
83 #define CONFIG_SYS_SATA_MAX_DEVICE 1
84 #define CONFIG_SATA_MV
87 #define CONFIG_EFI_PARTITION
88 #define CONFIG_DOS_PARTITION
90 /* Additional FS support/configuration */
91 #define CONFIG_SUPPORT_VFAT
95 #ifndef CONFIG_SPL_BUILD
97 #define CONFIG_PCI_MVEBU
98 #define CONFIG_PCI_PNP
99 #define CONFIG_BOARD_LATE_INIT /* for PEX switch test */
103 /* Enable LCD and reserve 512KB from top of memory*/
104 #define CONFIG_SYS_MEM_TOP_HIDE 0x80000
107 #define CONFIG_CFB_CONSOLE
108 #define CONFIG_VGA_AS_SINGLE_DEVICE
109 #define CONFIG_CMD_BMP
111 /* FPGA programming support */
113 #define CONFIG_FPGA_ALTERA
114 #define CONFIG_FPGA_STRATIX_V
119 #define CONFIG_BOOTCOUNT_LIMIT
120 #define CONFIG_BOOTCOUNT_RAM
121 /* Max size of RAM minus BOOTCOUNT_ADDR is the bootcounter address */
122 #define BOOTCOUNT_ADDR 0x1000
125 * mv-common.h should be defined after CMD configs since it used them
126 * to enable certain macros
128 #include "mv-common.h"
131 * Memory layout while starting into the bin_hdr via the
134 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
135 * 0x4000.4030 bin_hdr start address
136 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
137 * 0x4007.fffc BootROM stack top
139 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
140 * L2 cache thus cannot be used.
144 /* Defines for SPL */
145 #define CONFIG_SPL_FRAMEWORK
146 #define CONFIG_SPL_TEXT_BASE 0x40004030
147 #define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
149 #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
150 #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
152 #ifdef CONFIG_SPL_BUILD
153 #define CONFIG_SYS_MALLOC_SIMPLE
156 #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
157 #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
159 #define CONFIG_SPL_LIBCOMMON_SUPPORT
160 #define CONFIG_SPL_LIBGENERIC_SUPPORT
161 #define CONFIG_SPL_SERIAL_SUPPORT
162 #define CONFIG_SPL_I2C_SUPPORT
164 /* SPL related SPI defines */
165 #define CONFIG_SPL_SPI_SUPPORT
166 #define CONFIG_SPL_SPI_FLASH_SUPPORT
167 #define CONFIG_SPL_SPI_LOAD
168 #define CONFIG_SPL_SPI_BUS 0
169 #define CONFIG_SPL_SPI_CS 0
170 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x1a000
171 #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
173 /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
174 #define CONFIG_DDR_FIXED_SIZE (2 << 20) /* 2GiB */
176 #endif /* _CONFIG_THEADORABLE_H */