3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
10 * See file CREDITS for list of people who contributed to this
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
35 #include <asm/arch/pxa-regs.h>
38 DECLARE_GLOBAL_DATA_PTR;
44 * setup up stacks if necessary
47 IRQ_STACK_START = _armboot_start - CONFIG_SYS_MALLOC_LEN - CONFIG_SYS_GBL_DATA_SIZE - 4;
48 FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
53 int cleanup_before_linux (void)
56 * this function is called just before we call linux
57 * it prepares the processor for linux
59 * just disable everything that can disturb booting linux
64 disable_interrupts ();
66 /* turn off I-cache */
67 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
69 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
72 asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
77 int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
79 printf ("resetting ...\n");
81 udelay (50000); /* wait 50 ms */
82 disable_interrupts ();
90 void icache_enable (void)
94 /* read control register */
95 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
100 /* write back to control register */
101 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
104 void icache_disable (void)
108 /* read control register */
109 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
114 /* write back to control register */
115 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
118 asm ("mcr p15, 0, %0, c7, c5, 0": :"r" (i));
121 int icache_status (void)
125 /* read control register */
126 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
132 /* we will never enable dcache, because we have to setup MMU first */
133 void dcache_enable (void)
138 void dcache_disable (void)
143 int dcache_status (void)
145 return 0; /* always off */
148 #ifndef CONFIG_CPU_MONAHANS
149 void set_GPIO_mode(int gpio_mode)
151 int gpio = gpio_mode & GPIO_MD_MASK_NR;
152 int fn = (gpio_mode & GPIO_MD_MASK_FN) >> 8;
155 if (gpio_mode & GPIO_MD_MASK_DIR)
157 GPDR(gpio) |= GPIO_bit(gpio);
161 GPDR(gpio) &= ~GPIO_bit(gpio);
163 gafr = GAFR(gpio) & ~(0x3 << (((gpio) & 0xf)*2));
164 GAFR(gpio) = gafr | (fn << (((gpio) & 0xf)*2));
166 #endif /* CONFIG_CPU_MONAHANS */