1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
7 #include "armv7-m.dtsi"
8 #include <dt-bindings/interrupt-controller/arm-gic.h>
9 #include <dt-bindings/clock/imxrt1050-clock.h>
10 #include <dt-bindings/gpio/gpio.h>
11 #include <dt-bindings/memory/imxrt-sdram.h>
33 compatible = "fsl,imx-osc", "fixed-clock";
35 clock-frequency = <24000000>;
44 compatible = "fsl,imxrt-semc";
45 reg = <0x402f0000 0x4000>;
46 clocks = <&clks IMXRT1050_CLK_SEMC>;
47 pinctrl-0 = <&pinctrl_semc>;
48 pinctrl-names = "default";
52 lpuart1: serial@40184000 {
53 compatible = "fsl,imxrt-lpuart";
54 reg = <0x40184000 0x4000>;
55 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
56 clocks = <&clks IMXRT1050_CLK_LPUART1>;
61 iomuxc: iomuxc@401f8000 {
62 compatible = "fsl,imxrt-iomuxc";
63 reg = <0x401f8000 0x4000>;
69 compatible = "fsl,imxrt1050-ccm";
70 reg = <0x400fc000 0x4000>;
71 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
72 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
76 usdhc1: usdhc@402c0000 {
78 compatible = "fsl,imxrt-usdhc";
79 reg = <0x402c0000 0x10000>;
80 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
81 clocks = <&clks IMXRT1050_CLK_USDHC1>;
84 fsl,tuning-start-tap = <20>;
89 gpio1: gpio@401b8000 {
91 compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
92 reg = <0x401b8000 0x4000>;
93 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
94 <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
98 #interrupt-cells = <2>;
101 gpio2: gpio@401bc000 {
103 compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
104 reg = <0x401bc000 0x4000>;
105 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
106 <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
109 interrupt-controller;
110 #interrupt-cells = <2>;
113 gpio3: gpio@401c0000 {
115 compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
116 reg = <0x401c0000 0x4000>;
117 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
118 <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
121 interrupt-controller;
122 #interrupt-cells = <2>;
125 gpio4: gpio@401c4000 {
127 compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
128 reg = <0x401c4000 0x4000>;
129 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
130 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
133 interrupt-controller;
134 #interrupt-cells = <2>;
137 gpio5: gpio@400c0000 {
139 compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
140 reg = <0x400c0000 0x4000>;
141 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
142 <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
145 interrupt-controller;
146 #interrupt-cells = <2>;
149 lcdif: lcdif@402b8000 {
150 compatible = "fsl,imxrt-lcdif";
151 reg = <0x402b8000 0x4000>;
152 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
153 clocks = <&clks IMXRT1050_CLK_LCDIF>;