2 * (C) Copyright 2006-2008
7 * Configuration settings for the TI OMAP3530 Beagle board.
9 * See file CREDITS for list of people who contributed to this
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 * High Level Configuration Options
34 #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
35 #define CONFIG_OMAP 1 /* in a TI OMAP core */
36 #define CONFIG_OMAP34XX 1 /* which is a 34XX */
37 #define CONFIG_OMAP3430 1 /* which is in a 3430 */
38 #define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */
40 #define CONFIG_SDRC /* The chip has SDRC controller */
42 #include <asm/arch/cpu.h> /* get chip and board defs */
43 #include <asm/arch/omap3.h>
46 * Display CPU and Board information
48 #define CONFIG_DISPLAY_CPUINFO 1
49 #define CONFIG_DISPLAY_BOARDINFO 1
52 #define V_OSCK 26000000 /* Clock output from T2 */
53 #define V_SCLK (V_OSCK >> 1)
55 #undef CONFIG_USE_IRQ /* no support for IRQs */
56 #define CONFIG_MISC_INIT_R
58 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
59 #define CONFIG_SETUP_MEMORY_TAGS 1
60 #define CONFIG_INITRD_TAG 1
61 #define CONFIG_REVISION_TAG 1
64 * Size of malloc() pool
66 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
68 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
69 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
77 * NS16550 Configuration
79 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
81 #define CONFIG_SYS_NS16550
82 #define CONFIG_SYS_NS16550_SERIAL
83 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
84 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
87 * select serial console configuration
89 #define CONFIG_CONS_INDEX 3
90 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
91 #define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */
93 /* allow to overwrite serial and ethaddr */
94 #define CONFIG_ENV_OVERWRITE
95 #define CONFIG_BAUDRATE 115200
96 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
99 #define CONFIG_OMAP3_MMC 1
100 #define CONFIG_DOS_PARTITION 1
102 /* DDR - I use Micron DDR */
103 #define CONFIG_OMAP3_MICRON_DDR 1
106 #define CONFIG_MUSB_UDC 1
107 #define CONFIG_USB_OMAP3 1
108 #define CONFIG_TWL4030_USB 1
110 /* USB device configuration */
111 #define CONFIG_USB_DEVICE 1
112 #define CONFIG_USB_TTY 1
113 #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
114 /* Change these to suit your needs */
115 #define CONFIG_USBD_VENDORID 0x0451
116 #define CONFIG_USBD_PRODUCTID 0x5678
117 #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
118 #define CONFIG_USBD_PRODUCT_NAME "Beagle"
120 /* commands to include */
121 #include <config_cmd_default.h>
123 #define CONFIG_CMD_CACHE
124 #define CONFIG_CMD_EXT2 /* EXT2 Support */
125 #define CONFIG_CMD_FAT /* FAT support */
126 #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
127 #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
128 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
129 #define MTDIDS_DEFAULT "nand0=nand"
130 #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
131 "1920k(u-boot),128k(u-boot-env),"\
134 #define CONFIG_CMD_I2C /* I2C serial bus support */
135 #define CONFIG_CMD_MMC /* MMC support */
136 #define CONFIG_CMD_NAND /* NAND support */
138 #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
139 #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
140 #undef CONFIG_CMD_IMI /* iminfo */
141 #undef CONFIG_CMD_IMLS /* List all found images */
142 #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
143 #undef CONFIG_CMD_NFS /* NFS support */
145 #define CONFIG_SYS_NO_FLASH
146 #define CONFIG_HARD_I2C 1
147 #define CONFIG_SYS_I2C_SPEED 100000
148 #define CONFIG_SYS_I2C_SLAVE 1
149 #define CONFIG_SYS_I2C_BUS 0
150 #define CONFIG_SYS_I2C_BUS_SELECT 1
151 #define CONFIG_DRIVER_OMAP34XX_I2C 1
156 #define CONFIG_TWL4030_POWER 1
157 #define CONFIG_TWL4030_LED 1
162 #define CONFIG_SYS_NAND_QUIET_TEST 1
163 #define CONFIG_NAND_OMAP_GPMC
164 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
166 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
167 /* to access nand at */
169 #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
171 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
173 #define CONFIG_JFFS2_NAND
174 /* nand device jffs2 lives on */
175 #define CONFIG_JFFS2_DEV "nand0"
176 /* start of jffs2 partition */
177 #define CONFIG_JFFS2_PART_OFFSET 0x680000
178 #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
181 /* Environment information */
182 #define CONFIG_BOOTDELAY 10
184 #define CONFIG_EXTRA_ENV_SETTINGS \
185 "loadaddr=0x82000000\0" \
187 "console=ttyS2,115200n8\0" \
190 "dvimode=1024x768MR-16@60\0" \
191 "defaultdisplay=dvi\0" \
192 "mmcroot=/dev/mmcblk0p2 rw\0" \
193 "mmcrootfstype=ext3 rootwait\0" \
194 "nandroot=/dev/mtdblock4 rw\0" \
195 "nandrootfstype=jffs2\0" \
196 "mmcargs=setenv bootargs console=${console} " \
197 "mpurate=${mpurate} " \
199 "omapfb.mode=dvi:${dvimode} " \
201 "omapdss.def_disp=${defaultdisplay} " \
203 "rootfstype=${mmcrootfstype}\0" \
204 "nandargs=setenv bootargs console=${console} " \
205 "mpurate=${mpurate} " \
207 "omapfb.mode=dvi:${dvimode} " \
209 "omapdss.def_disp=${defaultdisplay} " \
210 "root=${nandroot} " \
211 "rootfstype=${nandrootfstype}\0" \
212 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
213 "bootscript=echo Running bootscript from mmc ...; " \
214 "source ${loadaddr}\0" \
215 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
216 "mmcboot=echo Booting from mmc ...; " \
218 "bootm ${loadaddr}\0" \
219 "nandboot=echo Booting from nand ...; " \
221 "nand read ${loadaddr} 280000 400000; " \
222 "bootm ${loadaddr}\0" \
224 #define CONFIG_BOOTCOMMAND \
225 "if mmc init; then " \
226 "if run loadbootscript; then " \
229 "if run loaduimage; then " \
231 "else run nandboot; " \
234 "else run nandboot; fi"
236 #define CONFIG_AUTO_COMPLETE 1
238 * Miscellaneous configurable options
240 #define CONFIG_SYS_LONGHELP /* undef to save memory */
241 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
242 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
243 #define CONFIG_SYS_PROMPT "OMAP3 beagleboard.org # "
244 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
245 /* Print Buffer Size */
246 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
247 sizeof(CONFIG_SYS_PROMPT) + 16)
248 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
249 /* Boot Argument Buffer Size */
250 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
252 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
254 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
255 0x01F00000) /* 31MB */
257 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
261 * OMAP3 has 12 GP timers, they can be driven by the system clock
262 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
263 * This rate is divided by a local divisor.
265 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
266 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
267 #define CONFIG_SYS_HZ 1000
269 /*-----------------------------------------------------------------------
272 * The stack sizes are set up in start.S using the settings below
274 #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
275 #ifdef CONFIG_USE_IRQ
276 #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
277 #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
280 /*-----------------------------------------------------------------------
281 * Physical Memory Map
283 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
284 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
285 #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
286 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
288 /* SDRAM Bank Allocation method */
291 /*-----------------------------------------------------------------------
292 * FLASH and environment organization
295 /* **** PISMO SUPPORT *** */
297 /* Configure the PISMO */
298 #define PISMO1_NAND_SIZE GPMC_SIZE_128M
299 #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
301 #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
303 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
304 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
306 #define CONFIG_SYS_FLASH_BASE boot_flash_base
308 /* Monitor at start of flash */
309 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
310 #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
312 #define CONFIG_ENV_IS_IN_NAND 1
313 #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
314 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
316 #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
317 #define CONFIG_ENV_OFFSET boot_flash_off
318 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
320 /*-----------------------------------------------------------------------
321 * CFI FLASH driver setup
323 /* timeout values are in ticks */
324 #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
325 #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
327 /* Flash banks JFFS2 should use */
328 #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
329 CONFIG_SYS_MAX_NAND_DEVICE)
330 #define CONFIG_SYS_JFFS2_MEM_NAND
331 /* use flash_info[2] */
332 #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
333 #define CONFIG_SYS_JFFS2_NUM_BANKS 1
336 extern unsigned int boot_flash_base;
337 extern volatile unsigned int boot_flash_env_addr;
338 extern unsigned int boot_flash_off;
339 extern unsigned int boot_flash_sec;
340 extern unsigned int boot_flash_type;
343 /* additions for new relocation code, must be added to all boards */
344 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
345 #define CONFIG_SYS_INIT_SP_ADDR (LOW_LEVEL_SRAM_STACK - CONFIG_SYS_GBL_DATA_SIZE)
347 #endif /* __CONFIG_H */