1 /* SPDX-License-Identifier: GPL-2.0+ */
4 * Marvell Semiconductor <www.marvell.com>
9 * This file should be included in board config header file.
11 * It supports common definitions for Kirkwood platform
17 #if defined (CONFIG_KW88F6281)
18 #include <asm/arch/kw88f6281.h>
19 #elif defined (CONFIG_KW88F6192)
20 #include <asm/arch/kw88f6192.h>
22 #error "SOC Name not defined"
23 #endif /* CONFIG_KW88F6281 */
25 #include <asm/arch/soc.h>
26 #define CONFIG_KIRKWOOD_EGIGA_INIT /* Enable GbePort0/1 for kernel */
27 #define CONFIG_KIRKWOOD_RGMII_PAD_1V8 /* Set RGMII Pad voltage to 1.8V */
28 #define CONFIG_KIRKWOOD_PCIE_INIT /* Enable PCIE Port0 for kernel */
31 * By default kwbimage.cfg from board specific folder is used
32 * If for some board, different configuration file need to be used,
33 * CONFIG_SYS_KWD_CONFIG should be defined in board specific header file
35 #ifndef CONFIG_SYS_KWD_CONFIG
36 #define CONFIG_SYS_KWD_CONFIG $(CONFIG_BOARDDIR)/kwbimage.cfg
37 #endif /* CONFIG_SYS_KWD_CONFIG */
39 /* Kirkwood has 2k of Security SRAM, use it for SP */
40 #define CONFIG_SYS_INIT_SP_ADDR 0xC8012000
42 #define CONFIG_I2C_MVTWSI_BASE0 KW_TWSI_BASE
43 #define MV_UART_CONSOLE_BASE KW_UART0_BASE
44 #define MV_SATA_BASE KW_SATA_BASE
45 #define MV_SATA_PORT0_OFFSET KW_SATA_PORT0_OFFSET
46 #define MV_SATA_PORT1_OFFSET KW_SATA_PORT1_OFFSET
51 #ifdef CONFIG_CMD_NAND
52 #define CONFIG_NAND_KIRKWOOD
53 #define CONFIG_SYS_NAND_BASE 0xD8000000 /* MV_DEFADR_NANDF */
54 #define NAND_ALLOW_ERASE_ALL 1
58 * Ethernet Driver configuration
61 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
62 #define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
63 #endif /* CONFIG_CMD_NET */
69 #define CONFIG_EHCI_IS_TDI
70 #endif /* CONFIG_CMD_USB */
73 * IDE Support on SATA ports
77 /* Needs byte-swapping for ATA data register */
78 #define CONFIG_IDE_SWAP_IO
79 /* Data, registers and alternate blocks are at the same offset */
80 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
81 #define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
82 #define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
83 /* Each 8-bit ATA register is aligned to a 4-bytes address */
84 #define CONFIG_SYS_ATA_STRIDE 4
85 /* Controller supports 48-bits LBA addressing */
87 /* CONFIG_IDE requires some #defines for ATA registers */
88 #define CONFIG_SYS_IDE_MAXBUS 2
89 #define CONFIG_SYS_IDE_MAXDEVICE 2
90 /* ATA registers base is at SATA controller base */
91 #define CONFIG_SYS_ATA_BASE_ADDR MV_SATA_BASE
92 #endif /* CONFIG_IDE */
94 /* Use common timer */
95 #define CONFIG_SYS_TIMER_COUNTS_DOWN
96 #define CONFIG_SYS_TIMER_COUNTER (MVEBU_TIMER_BASE + 0x14)
97 #define CONFIG_SYS_TIMER_RATE CONFIG_SYS_TCLK
99 #endif /* _KW_CONFIG_H */