1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2017, 2020-2021 NXP
6 #ifndef __LS1088A_QDS_H
7 #define __LS1088A_QDS_H
9 #include "ls1088a_common.h"
11 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
15 #define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
17 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
18 #define SPD_EEPROM_ADDRESS 0x51
24 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
25 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
26 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
27 #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
29 #define CONFIG_SYS_NOR0_CSPR \
30 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
34 #define CONFIG_SYS_NOR0_CSPR_EARLY \
35 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
39 #define CONFIG_SYS_NOR1_CSPR \
40 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
44 #define CONFIG_SYS_NOR1_CSPR_EARLY \
45 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
49 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
50 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
51 FTIM0_NOR_TEADC(0x5) | \
52 FTIM0_NOR_TAVDS(0x6) | \
54 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
55 FTIM1_NOR_TRAD_NOR(0x1a) | \
56 FTIM1_NOR_TSEQRAD_NOR(0x13))
57 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x8) | \
58 FTIM2_NOR_TCH(0x8) | \
59 FTIM2_NOR_TWPH(0xe) | \
61 #define CONFIG_SYS_NOR_FTIM3 0x04000000
62 #define CONFIG_SYS_IFC_CCR 0x01000000
65 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
67 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
68 CONFIG_SYS_FLASH_BASE + 0x40000000}
72 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
73 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
75 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
76 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
77 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
78 | CSPR_MSEL_NAND /* MSEL = NAND */ \
80 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
82 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
83 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
84 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
85 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
86 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
87 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
88 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
90 /* ONFI NAND Flash mode0 Timing Params */
91 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
92 FTIM0_NAND_TWP(0x18) | \
93 FTIM0_NAND_TWCHT(0x07) | \
95 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
96 FTIM1_NAND_TWBE(0x39) | \
97 FTIM1_NAND_TRR(0x0e) | \
99 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
100 FTIM2_NAND_TREH(0x0a) | \
101 FTIM2_NAND_TWHRE(0x1e))
102 #define CONFIG_SYS_NAND_FTIM3 0x0
104 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
105 #define CONFIG_SYS_MAX_NAND_DEVICE 1
106 #define CONFIG_MTD_NAND_VERIFY_WRITE
108 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
109 #define QIXIS_LBMAP_SWITCH 6
110 #define QIXIS_QMAP_MASK 0xe0
111 #define QIXIS_QMAP_SHIFT 5
112 #define QIXIS_LBMAP_MASK 0x0f
113 #define QIXIS_LBMAP_SHIFT 0
114 #define QIXIS_LBMAP_DFLTBANK 0x0e
115 #define QIXIS_LBMAP_ALTBANK 0x2e
116 #define QIXIS_LBMAP_SD 0x00
117 #define QIXIS_LBMAP_EMMC 0x00
118 #define QIXIS_LBMAP_IFC 0x00
119 #define QIXIS_LBMAP_SD_QSPI 0x0e
120 #define QIXIS_LBMAP_QSPI 0x0e
121 #define QIXIS_RCW_SRC_IFC 0x25
122 #define QIXIS_RCW_SRC_SD 0x40
123 #define QIXIS_RCW_SRC_EMMC 0x41
124 #define QIXIS_RCW_SRC_QSPI 0x62
125 #define QIXIS_RST_CTL_RESET 0x41
126 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
127 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
128 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
129 #define QIXIS_RST_FORCE_MEM 0x01
130 #define QIXIS_STAT_PRES1 0xb
131 #define QIXIS_SDID_MASK 0x07
132 #define QIXIS_ESDHC_NO_ADAPTER 0x7
134 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
135 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
139 #define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
144 #define SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
145 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
146 #define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
148 #define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(12)
150 /* QIXIS Timing parameters*/
151 #define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
152 FTIM0_GPCM_TEADC(0x0e) | \
153 FTIM0_GPCM_TEAHC(0x0e))
154 #define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
155 FTIM1_GPCM_TRAD(0x3f))
156 #define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
157 FTIM2_GPCM_TCH(0xf) | \
158 FTIM2_GPCM_TWP(0x3E))
159 #define SYS_FPGA_CS_FTIM3 0x0
161 #ifdef CONFIG_TFABOOT
162 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
163 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
164 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
165 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
166 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
167 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
168 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
169 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
170 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
171 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
172 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
173 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
174 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
175 #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
176 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
177 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
178 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
179 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
180 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
181 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
182 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
183 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
184 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
185 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
186 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
187 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
188 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
189 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
190 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
191 #define CONFIG_SYS_CSPR3_FINAL SYS_FPGA_CSPR_FINAL
192 #define CONFIG_SYS_AMASK3 SYS_FPGA_AMASK
193 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
194 #define CONFIG_SYS_CS3_FTIM0 SYS_FPGA_CS_FTIM0
195 #define CONFIG_SYS_CS3_FTIM1 SYS_FPGA_CS_FTIM1
196 #define CONFIG_SYS_CS3_FTIM2 SYS_FPGA_CS_FTIM2
197 #define CONFIG_SYS_CS3_FTIM3 SYS_FPGA_CS_FTIM3
199 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
200 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
201 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
202 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
203 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
204 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
205 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
206 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
207 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
208 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_FPGA_CSPR_EXT
209 #define CONFIG_SYS_CSPR2 CONFIG_SYS_FPGA_CSPR
210 #define CONFIG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
211 #define CONFIG_SYS_AMASK2 SYS_FPGA_AMASK
212 #define CONFIG_SYS_CSOR2 CONFIG_SYS_FPGA_CSOR
213 #define CONFIG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
214 #define CONFIG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
215 #define CONFIG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
216 #define CONFIG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
218 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
219 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
220 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
221 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
222 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
223 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
224 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
225 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
226 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
227 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
228 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
229 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
230 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
231 #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
232 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
233 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
234 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
235 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
236 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
237 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
238 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
239 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
240 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
241 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
242 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
243 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
244 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
245 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
246 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
247 #define CONFIG_SYS_CSPR3_FINAL SYS_FPGA_CSPR_FINAL
248 #define CONFIG_SYS_AMASK3 SYS_FPGA_AMASK
249 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
250 #define CONFIG_SYS_CS3_FTIM0 SYS_FPGA_CS_FTIM0
251 #define CONFIG_SYS_CS3_FTIM1 SYS_FPGA_CS_FTIM1
252 #define CONFIG_SYS_CS3_FTIM2 SYS_FPGA_CS_FTIM2
253 #define CONFIG_SYS_CS3_FTIM3 SYS_FPGA_CS_FTIM3
257 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
260 * I2C bus multiplexer
262 #define I2C_MUX_PCA_ADDR_PRI 0x77
263 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
264 #define I2C_RETIMER_ADDR 0x18
265 #define I2C_RETIMER_ADDR2 0x19
266 #define I2C_MUX_CH_DEFAULT 0x8
267 #define I2C_MUX_CH5 0xD
269 #define I2C_MUX_CH_VOL_MONITOR 0xA
271 /* Voltage monitor on channel 2*/
272 #define I2C_VOL_MONITOR_ADDR 0x63
273 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
274 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
275 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
276 #define I2C_SVDD_MONITOR_ADDR 0x4F
278 /* The lowest and highest voltage allowed for LS1088AQDS */
279 #define VDD_MV_MIN 819
280 #define VDD_MV_MAX 1212
282 #define PWM_CHANNEL0 0x0
288 #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
291 #define CONFIG_SYS_I2C_EEPROM_NXID
292 #define CONFIG_SYS_EEPROM_BUS_NUM 0
294 #ifdef CONFIG_FSL_DSPI
295 #if !defined(CONFIG_TFABOOT) && \
296 !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
301 "kernelheader_addr_r=0x80200000\0" \
302 "fdtheader_addr_r=0x80100000\0" \
303 "kernel_addr_r=0x81000000\0" \
304 "fdt_addr_r=0x90000000\0" \
305 "load_addr=0xa0000000\0"
307 /* Initial environment variables */
308 #ifdef CONFIG_NXP_ESBC
309 #undef CONFIG_EXTRA_ENV_SETTINGS
310 #define CONFIG_EXTRA_ENV_SETTINGS \
312 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
313 "loadaddr=0x90100000\0" \
314 "kernel_addr=0x100000\0" \
315 "ramdisk_addr=0x800000\0" \
316 "ramdisk_size=0x2000000\0" \
317 "fdt_high=0xa0000000\0" \
318 "initrd_high=0xffffffffffffffff\0" \
319 "kernel_start=0x1000000\0" \
320 "kernel_load=0xa0000000\0" \
321 "kernel_size=0x2800000\0" \
322 "mcinitcmd=sf probe 0:0;sf read 0xa0a00000 0xa00000 0x200000;" \
323 "sf read 0xa0640000 0x640000 0x4000; esbc_validate 0xa0640000;" \
324 "sf read 0xa0e00000 0xe00000 0x100000;" \
325 "sf read 0xa0680000 0x680000 0x4000;esbc_validate 0xa0680000;" \
326 "fsl_mc start mc 0xa0a00000 0xa0e00000\0" \
327 "mcmemsize=0x70000000 \0"
328 #else /* if !(CONFIG_NXP_ESBC) */
329 #ifdef CONFIG_TFABOOT
330 #define QSPI_MC_INIT_CMD \
331 "sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
332 "sf read 0x80e00000 0xE00000 0x100000;" \
333 "fsl_mc start mc 0x80a00000 0x80e00000\0"
334 #define SD_MC_INIT_CMD \
335 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
336 "mmc read 0x80e00000 0x7000 0x800;" \
337 "fsl_mc start mc 0x80a00000 0x80e00000\0"
338 #define IFC_MC_INIT_CMD \
339 "fsl_mc start mc 0x580A00000 0x580E00000\0"
341 #undef CONFIG_EXTRA_ENV_SETTINGS
342 #define CONFIG_EXTRA_ENV_SETTINGS \
344 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
345 "loadaddr=0x90100000\0" \
346 "kernel_addr=0x100000\0" \
347 "kernel_addr_sd=0x800\0" \
348 "ramdisk_addr=0x800000\0" \
349 "ramdisk_size=0x2000000\0" \
350 "fdt_high=0xa0000000\0" \
351 "initrd_high=0xffffffffffffffff\0" \
352 "kernel_start=0x1000000\0" \
353 "kernel_start_sd=0x8000\0" \
354 "kernel_load=0xa0000000\0" \
355 "kernel_size=0x2800000\0" \
356 "kernel_size_sd=0x14000\0" \
357 "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
358 "sf read 0x80e00000 0xE00000 0x100000;" \
359 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
360 "mcmemsize=0x70000000 \0" \
361 "BOARD=ls1088aqds\0" \
362 "scriptaddr=0x80000000\0" \
363 "scripthdraddr=0x80080000\0" \
365 "boot_scripts=ls1088aqds_boot.scr\0" \
366 "boot_script_hdr=hdr_ls1088aqds_bs.out\0" \
367 "scan_dev_for_boot_part=" \
368 "part list ${devtype} ${devnum} devplist; " \
369 "env exists devplist || setenv devplist 1; " \
370 "for distro_bootpart in ${devplist}; do " \
371 "if fstype ${devtype} " \
372 "${devnum}:${distro_bootpart} " \
373 "bootfstype; then " \
374 "run scan_dev_for_boot; " \
378 "load ${devtype} ${devnum}:${distro_bootpart} " \
379 "${scriptaddr} ${prefix}${script}; " \
380 "env exists secureboot && load ${devtype} " \
381 "${devnum}:${distro_bootpart} " \
382 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
383 "env exists secureboot " \
384 "&& esbc_validate ${scripthdraddr};" \
385 "source ${scriptaddr}\0" \
386 "qspi_bootcmd=echo Trying load from qspi..; " \
388 "sf read 0x80001000 0xd00000 0x100000; " \
389 "fsl_mc lazyapply dpl 0x80001000 && " \
390 "sf read $kernel_load $kernel_start " \
391 "$kernel_size && bootm $kernel_load#$BOARD\0" \
392 "sd_bootcmd=echo Trying load from sd card..; " \
393 "mmcinfo;mmc read 0x80001000 0x6800 0x800; "\
394 "fsl_mc lazyapply dpl 0x80001000 && " \
395 "mmc read $kernel_load $kernel_start_sd " \
396 "$kernel_size_sd && bootm $kernel_load#$BOARD\0" \
397 "nor_bootcmd=echo Trying load from nor..; " \
398 "fsl_mc lazyapply dpl 0x580d00000 && " \
399 "cp.b $kernel_start $kernel_load " \
400 "$kernel_size && bootm $kernel_load#$BOARD\0"
402 #if defined(CONFIG_QSPI_BOOT)
403 #undef CONFIG_EXTRA_ENV_SETTINGS
404 #define CONFIG_EXTRA_ENV_SETTINGS \
406 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
407 "loadaddr=0x90100000\0" \
408 "kernel_addr=0x100000\0" \
409 "ramdisk_addr=0x800000\0" \
410 "ramdisk_size=0x2000000\0" \
411 "fdt_high=0xa0000000\0" \
412 "initrd_high=0xffffffffffffffff\0" \
413 "kernel_start=0x1000000\0" \
414 "kernel_load=0xa0000000\0" \
415 "kernel_size=0x2800000\0" \
416 "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
417 "sf read 0x80e00000 0xE00000 0x100000;" \
418 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
419 "mcmemsize=0x70000000 \0"
420 #elif defined(CONFIG_SD_BOOT)
421 #undef CONFIG_EXTRA_ENV_SETTINGS
422 #define CONFIG_EXTRA_ENV_SETTINGS \
424 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
425 "loadaddr=0x90100000\0" \
426 "kernel_addr=0x800\0" \
427 "ramdisk_addr=0x800000\0" \
428 "ramdisk_size=0x2000000\0" \
429 "fdt_high=0xa0000000\0" \
430 "initrd_high=0xffffffffffffffff\0" \
431 "kernel_start=0x8000\0" \
432 "kernel_load=0xa0000000\0" \
433 "kernel_size=0x14000\0" \
434 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
435 "mmc read 0x80e00000 0x7000 0x800;" \
436 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
437 "mcmemsize=0x70000000 \0"
439 #undef CONFIG_EXTRA_ENV_SETTINGS
440 #define CONFIG_EXTRA_ENV_SETTINGS \
442 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
443 "loadaddr=0x90100000\0" \
444 "kernel_addr=0x100000\0" \
445 "ramdisk_addr=0x800000\0" \
446 "ramdisk_size=0x2000000\0" \
447 "fdt_high=0xa0000000\0" \
448 "initrd_high=0xffffffffffffffff\0" \
449 "kernel_start=0x1000000\0" \
450 "kernel_load=0xa0000000\0" \
451 "kernel_size=0x2800000\0" \
452 "mcinitcmd=fsl_mc start mc 0x580A00000 0x580E00000\0" \
453 "mcmemsize=0x70000000 \0"
455 #endif /* CONFIG_TFABOOT */
456 #endif /* CONFIG_NXP_ESBC */
458 #ifdef CONFIG_TFABOOT
459 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
460 "env exists secureboot && esbc_halt;;"
461 #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
462 "env exists secureboot && esbc_halt;;"
463 #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
464 "env exists secureboot && esbc_halt;;"
467 #ifdef CONFIG_FSL_MC_ENET
468 #define RGMII_PHY1_ADDR 0x1
469 #define RGMII_PHY2_ADDR 0x2
470 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
471 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
472 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
473 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
475 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
476 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
477 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
478 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
479 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
480 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
481 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
482 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
483 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
484 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
485 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
486 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
487 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
488 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
489 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
490 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
494 #define BOOT_TARGET_DEVICES(func) \
497 func(SCSI, scsi, 0) \
499 #include <config_distro_bootcmd.h>
501 #include <asm/fsl_secure_boot.h>
503 #endif /* __LS1088A_QDS_H */