1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2015 Timesys Corporation
4 * Copyright 2015 General Electric Company
5 * Copyright 2012 Freescale Semiconductor, Inc.
8 #include <asm/arch/clock.h>
9 #include <asm/arch/imx-regs.h>
10 #include <asm/arch/iomux.h>
11 #include <asm/arch/mx6-pins.h>
13 #include <linux/errno.h>
14 #include <linux/libfdt.h>
16 #include <asm/mach-imx/mxc_i2c.h>
17 #include <asm/mach-imx/iomux-v3.h>
18 #include <asm/mach-imx/boot_mode.h>
19 #include <asm/mach-imx/video.h>
21 #include <fsl_esdhc_imx.h>
25 #include <asm/arch/mxc_hdmi.h>
26 #include <asm/arch/crm_regs.h>
28 #include <asm/arch/sys_proto.h>
34 #include "../common/ge_common.h"
35 #include "../common/vpd_reader.h"
36 #include "../../../drivers/net/e1000.h"
37 DECLARE_GLOBAL_DATA_PTR;
39 static int confidx = 3; /* Default to b850v3. */
40 static struct vpd_cache vpd;
42 #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
43 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
46 #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
47 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
48 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
50 #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
51 PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
53 #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
54 PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
56 #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
57 PAD_CTL_SPEED_HIGH | PAD_CTL_SRE_FAST)
59 #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
60 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
61 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
63 #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
67 gd->ram_size = imx_ddr_size();
72 static iomux_v3_cfg_t const uart3_pads[] = {
73 MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
74 MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
75 MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
76 MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
79 static iomux_v3_cfg_t const uart4_pads[] = {
80 MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
81 MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
84 static iomux_v3_cfg_t const enet_pads[] = {
85 MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
86 MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
87 MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
88 MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
89 MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
90 MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
91 MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
92 MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
93 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
94 MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
95 MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
96 MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
97 MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
98 MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
99 MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
100 /* AR8033 PHY Reset */
101 MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
104 static void setup_iomux_enet(void)
106 imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
108 /* Reset AR8033 PHY */
109 gpio_request(IMX_GPIO_NR(1, 28), "fec_rst");
110 gpio_direction_output(IMX_GPIO_NR(1, 28), 0);
112 gpio_set_value(IMX_GPIO_NR(1, 28), 1);
116 static struct i2c_pads_info i2c_pad_info1 = {
118 .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
119 .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
120 .gp = IMX_GPIO_NR(5, 27)
123 .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
124 .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
125 .gp = IMX_GPIO_NR(5, 26)
129 static struct i2c_pads_info i2c_pad_info2 = {
131 .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
132 .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
133 .gp = IMX_GPIO_NR(4, 12)
136 .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
137 .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
138 .gp = IMX_GPIO_NR(4, 13)
142 static struct i2c_pads_info i2c_pad_info3 = {
144 .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
145 .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
146 .gp = IMX_GPIO_NR(1, 3)
149 .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
150 .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
151 .gp = IMX_GPIO_NR(1, 6)
155 static iomux_v3_cfg_t const pcie_pads[] = {
156 MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
157 MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
160 static void setup_pcie(void)
162 imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
165 static void setup_iomux_uart(void)
167 imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
168 imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
171 static int mx6_rgmii_rework(struct phy_device *phydev)
173 /* Configure AR8033 to ouput a 125MHz clk from CLK_25M */
174 /* set device address 0x7 */
175 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
176 /* offset 0x8016: CLK_25M Clock Select */
177 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
178 /* enable register write, no post increment, address 0x7 */
179 phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
180 /* set to 125 MHz from local PLL source */
181 phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18);
183 /* rgmii tx clock delay enable */
184 /* set debug port address: SerDes Test and System Mode Control */
185 phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
186 /* enable rgmii tx clock delay */
187 /* set the reserved bits to avoid board specific voltage peak issue*/
188 phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x3D47);
193 int board_phy_config(struct phy_device *phydev)
195 mx6_rgmii_rework(phydev);
197 if (phydev->drv->config)
198 phydev->drv->config(phydev);
203 #if defined(CONFIG_VIDEO_IPUV3)
204 static iomux_v3_cfg_t const backlight_pads[] = {
205 /* Power for LVDS Display */
206 MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
207 #define LVDS_POWER_GP IMX_GPIO_NR(3, 22)
208 /* Backlight enable for LVDS display */
209 MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
210 #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 0)
211 /* backlight PWM brightness control */
212 MX6_PAD_SD1_DAT3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
215 static void do_enable_hdmi(struct display_info_t const *dev)
217 imx_enable_hdmi_phy();
220 int board_cfb_skip(void)
222 gpio_direction_output(LVDS_POWER_GP, 1);
227 static int is_b850v3(void)
232 static int detect_lcd(struct display_info_t const *dev)
237 struct display_info_t const displays[] = {{
240 .pixfmt = IPU_PIX_FMT_RGB24,
241 .detect = detect_lcd,
244 .name = "G121X1-L03",
256 .vmode = FB_VMODE_NONINTERLACED
260 .pixfmt = IPU_PIX_FMT_RGB24,
261 .detect = detect_hdmi,
262 .enable = do_enable_hdmi,
276 .vmode = FB_VMODE_NONINTERLACED
278 size_t display_count = ARRAY_SIZE(displays);
280 static void enable_videopll(void)
282 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
283 s32 timeout = 100000;
285 setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
287 /* PLL_VIDEO 455MHz (24MHz * (37+11/12) / 2)
291 * CS2CDR[LDB_DI0_CLK_SEL]
293 * +----> LDB_DI0_SERIAL_CLK_ROOT
295 * +--> CSCMR2[LDB_DI0_IPU_DIV] --> LDB_DI0_IPU 455 / 7 = 65 MHz
298 clrsetbits_le32(&ccm->analog_pll_video,
299 BM_ANADIG_PLL_VIDEO_DIV_SELECT |
300 BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
301 BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
302 BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1));
304 writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
305 writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
307 clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
310 if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
314 printf("Warning: video pll lock timeout!\n");
316 clrsetbits_le32(&ccm->analog_pll_video,
317 BM_ANADIG_PLL_VIDEO_BYPASS,
318 BM_ANADIG_PLL_VIDEO_ENABLE);
321 static void setup_display_b850v3(void)
323 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
324 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
328 /* IPU1 DI0 clock is 455MHz / 7 = 65MHz */
329 setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
333 /* Set LDB_DI0 as clock source for IPU_DI0 */
334 clrsetbits_le32(&mxc_ccm->chsccdr,
335 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
336 (CHSCCDR_CLK_SEL_LDB_DI0 <<
337 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
339 /* Turn on IPU LDB DI0 clocks */
340 setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
344 writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
345 IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
346 IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
347 IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
348 IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
349 IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
350 IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
351 IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
352 IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
353 IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
356 clrbits_le32(&iomux->gpr[3],
357 IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
358 IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
359 IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
362 static void setup_display_bx50v3(void)
364 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
365 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
369 /* When a reset/reboot is performed the display power needs to be turned
370 * off for atleast 500ms. The boot time is ~300ms, we need to wait for
371 * an additional 200ms here. Unfortunately we use external PMIC for
372 * doing the reset, so can not differentiate between POR vs soft reset
376 /* IPU1 DI0 clock is 455MHz / 7 = 65MHz */
377 setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
379 /* Set LDB_DI0 as clock source for IPU_DI0 */
380 clrsetbits_le32(&mxc_ccm->chsccdr,
381 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
382 (CHSCCDR_CLK_SEL_LDB_DI0 <<
383 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
385 /* Turn on IPU LDB DI0 clocks */
386 setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
390 writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
391 IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
392 IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
393 IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
394 IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
397 clrsetbits_le32(&iomux->gpr[3],
398 IOMUXC_GPR3_LVDS0_MUX_CTL_MASK,
399 (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
400 IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
402 /* backlights off until needed */
403 imx_iomux_v3_setup_multiple_pads(backlight_pads,
404 ARRAY_SIZE(backlight_pads));
405 gpio_request(LVDS_POWER_GP, "lvds_power");
406 gpio_direction_input(LVDS_POWER_GP);
408 #endif /* CONFIG_VIDEO_IPUV3 */
411 * Do not overwrite the console
412 * Use always serial for U-Boot console
414 int overwrite_console(void)
419 #define VPD_TYPE_INVALID 0x00
420 #define VPD_BLOCK_NETWORK 0x20
421 #define VPD_BLOCK_HWID 0x44
422 #define VPD_PRODUCT_B850 1
423 #define VPD_PRODUCT_B650 2
424 #define VPD_PRODUCT_B450 3
425 #define VPD_HAS_MAC1 0x1
426 #define VPD_HAS_MAC2 0x2
427 #define VPD_MAC_ADDRESS_LENGTH 6
433 unsigned char mac1[VPD_MAC_ADDRESS_LENGTH];
434 unsigned char mac2[VPD_MAC_ADDRESS_LENGTH];
438 * Extracts MAC and product information from the VPD.
440 static int vpd_callback(struct vpd_cache *vpd, u8 id, u8 version, u8 type,
441 size_t size, u8 const *data)
443 if (id == VPD_BLOCK_HWID && version == 1 && type != VPD_TYPE_INVALID &&
445 vpd->product_id = data[0];
446 } else if (id == VPD_BLOCK_NETWORK && version == 1 &&
447 type != VPD_TYPE_INVALID) {
449 vpd->has |= VPD_HAS_MAC1;
450 memcpy(vpd->mac1, data, VPD_MAC_ADDRESS_LENGTH);
453 vpd->has |= VPD_HAS_MAC2;
454 memcpy(vpd->mac2, data + 6, VPD_MAC_ADDRESS_LENGTH);
461 static void process_vpd(struct vpd_cache *vpd)
467 printf("VPD wasn't read");
471 switch (vpd->product_id) {
472 case VPD_PRODUCT_B450:
473 env_set("confidx", "1");
477 case VPD_PRODUCT_B650:
478 env_set("confidx", "2");
482 case VPD_PRODUCT_B850:
483 env_set("confidx", "3");
489 if (fec_index >= 0 && (vpd->has & VPD_HAS_MAC1))
490 eth_env_set_enetaddr_by_index("eth", fec_index, vpd->mac1);
492 if (i210_index >= 0 && (vpd->has & VPD_HAS_MAC2))
493 eth_env_set_enetaddr_by_index("eth", i210_index, vpd->mac2);
496 int board_eth_init(bd_t *bis)
501 e1000_initialize(bis);
503 return cpu_eth_init(bis);
506 static iomux_v3_cfg_t const misc_pads[] = {
507 MX6_PAD_KEY_ROW2__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
508 MX6_PAD_EIM_A25__GPIO5_IO02 | MUX_PAD_CTRL(NC_PAD_CTRL),
509 MX6_PAD_EIM_CS0__GPIO2_IO23 | MUX_PAD_CTRL(NC_PAD_CTRL),
510 MX6_PAD_EIM_CS1__GPIO2_IO24 | MUX_PAD_CTRL(NC_PAD_CTRL),
511 MX6_PAD_EIM_OE__GPIO2_IO25 | MUX_PAD_CTRL(NC_PAD_CTRL),
512 MX6_PAD_EIM_BCLK__GPIO6_IO31 | MUX_PAD_CTRL(NC_PAD_CTRL),
513 MX6_PAD_GPIO_1__GPIO1_IO01 | MUX_PAD_CTRL(NC_PAD_CTRL),
514 MX6_PAD_GPIO_9__WDOG1_B | MUX_PAD_CTRL(NC_PAD_CTRL),
516 #define SUS_S3_OUT IMX_GPIO_NR(4, 11)
517 #define WIFI_EN IMX_GPIO_NR(6, 14)
519 int board_early_init_f(void)
521 imx_iomux_v3_setup_multiple_pads(misc_pads,
522 ARRAY_SIZE(misc_pads));
526 #if defined(CONFIG_VIDEO_IPUV3)
527 /* Set LDB clock to Video PLL */
528 select_ldb_di_clock_source(MXC_PLL5_CLK);
533 static void set_confidx(const struct vpd_cache* vpd)
535 switch (vpd->product_id) {
536 case VPD_PRODUCT_B450:
539 case VPD_PRODUCT_B650:
542 case VPD_PRODUCT_B850:
550 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
551 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
552 setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
554 if (!read_vpd(&vpd, vpd_callback)) {
559 gpio_request(SUS_S3_OUT, "sus_s3_out");
560 gpio_direction_output(SUS_S3_OUT, 1);
562 gpio_request(WIFI_EN, "wifi_en");
563 gpio_direction_output(WIFI_EN, 1);
565 #if defined(CONFIG_VIDEO_IPUV3)
567 setup_display_b850v3();
569 setup_display_bx50v3();
571 gpio_request(LVDS_BACKLIGHT_GP, "lvds_backlight");
572 gpio_direction_input(LVDS_BACKLIGHT_GP);
575 /* address of boot parameters */
576 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
581 #ifdef CONFIG_CMD_BMODE
582 static const struct boot_mode board_boot_modes[] = {
583 /* 4 bit bus width */
584 {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
585 {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
593 #define DA9063_I2C_ADDR 0x58
594 #define DA9063_REG_BCORE2_CFG 0x9D
595 #define DA9063_REG_BCORE1_CFG 0x9E
596 #define DA9063_REG_BPRO_CFG 0x9F
597 #define DA9063_REG_BIO_CFG 0xA0
598 #define DA9063_REG_BMEM_CFG 0xA1
599 #define DA9063_REG_BPERI_CFG 0xA2
600 #define DA9063_BUCK_MODE_MASK 0xC0
601 #define DA9063_BUCK_MODE_MANUAL 0x00
602 #define DA9063_BUCK_MODE_SLEEP 0x40
603 #define DA9063_BUCK_MODE_SYNC 0x80
604 #define DA9063_BUCK_MODE_AUTO 0xC0
608 i2c_set_bus_num(I2C_PMIC);
610 i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
611 val &= ~DA9063_BUCK_MODE_MASK;
612 val |= DA9063_BUCK_MODE_SYNC;
613 i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
615 i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
616 val &= ~DA9063_BUCK_MODE_MASK;
617 val |= DA9063_BUCK_MODE_SYNC;
618 i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
620 i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
621 val &= ~DA9063_BUCK_MODE_MASK;
622 val |= DA9063_BUCK_MODE_SYNC;
623 i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
625 i2c_read(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
626 val &= ~DA9063_BUCK_MODE_MASK;
627 val |= DA9063_BUCK_MODE_SYNC;
628 i2c_write(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
630 i2c_read(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
631 val &= ~DA9063_BUCK_MODE_MASK;
632 val |= DA9063_BUCK_MODE_SYNC;
633 i2c_write(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
635 i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
636 val &= ~DA9063_BUCK_MODE_MASK;
637 val |= DA9063_BUCK_MODE_SYNC;
638 i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
641 int board_late_init(void)
645 #ifdef CONFIG_CMD_BMODE
646 add_board_boot_modes(board_boot_modes);
650 env_set("videoargs", "video=DP-1:1024x768@60 video=HDMI-A-1:1024x768@60");
652 env_set("videoargs", "video=LVDS-1:1024x768@65");
654 /* board specific pmic init */
663 * Removes the 'eth[0-9]*addr' environment variable with the given index
665 * @param index [in] the index of the eth_device whose variable is to be removed
667 static void remove_ethaddr_env_var(int index)
669 char env_var_name[9];
671 sprintf(env_var_name, index == 0 ? "ethaddr" : "eth%daddr", index);
672 env_set(env_var_name, NULL);
675 int last_stage_init(void)
680 * Remove first three ethaddr which may have been created by
681 * function process_vpd().
683 for (i = 0; i < 3; ++i)
684 remove_ethaddr_env_var(i);
691 printf("BOARD: %s\n", CONFIG_BOARD_NAME);
695 #ifdef CONFIG_OF_BOARD_SETUP
696 int ft_board_setup(void *blob, bd_t *bd)
698 fdt_setprop(blob, 0, "ge,boot-ver", version_string,
699 strlen(version_string) + 1);
704 static int do_backlight_enable(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
706 #ifdef CONFIG_VIDEO_IPUV3
707 /* We need at least 200ms between power on and backlight on
708 * as per specifications from CHI MEI */
711 /* enable backlight PWM 1 */
714 /* duty cycle 5000000ns, period: 5000000ns */
715 pwm_config(0, 5000000, 5000000);
717 /* Backlight Power */
718 gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
727 bx50_backlight_enable, 1, 1, do_backlight_enable,
728 "enable Bx50 backlight",