1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2016 Freescale Semiconductor, Inc.
6 #ifndef __LS1046AQDS_H__
7 #define __LS1046AQDS_H__
9 #include "ls1046a_common.h"
12 unsigned long get_board_sys_clk(void);
15 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
17 #define CONFIG_LAYERSCAPE_NS_ACCESS
19 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
20 /* Physical Memory Map */
21 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
23 #define SPD_EEPROM_ADDRESS 0x51
24 #define CONFIG_SYS_SPD_BUS_NUM 0
27 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
31 #ifdef CONFIG_FSL_DSPI
32 #define CONFIG_SPI_FLASH_STMICRO /* cs0 */
33 #define CONFIG_SPI_FLASH_SST /* cs1 */
34 #define CONFIG_SPI_FLASH_EON /* cs2 */
37 #ifdef CONFIG_SYS_DPAA_FMAN
38 #define RGMII_PHY1_ADDR 0x1
39 #define RGMII_PHY2_ADDR 0x2
40 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
41 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
42 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
43 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
44 /* PHY address on QSGMII riser card on slot 2 */
45 #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
46 #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
47 #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
48 #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
52 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
53 #define CONFIG_FSL_IFC
55 * CONFIG_SYS_FLASH_BASE has the final address (core view)
56 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
57 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
58 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
60 #define CONFIG_SYS_FLASH_BASE 0x60000000
61 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
62 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
64 #ifdef CONFIG_MTD_NOR_FLASH
65 #define CONFIG_SYS_FLASH_QUIET_TEST
66 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
72 #define CONFIG_LPUART_32B_REG
73 #define CFG_UART_MUX_MASK 0x6
74 #define CFG_UART_MUX_SHIFT 1
75 #define CFG_LPUART_EN 0x2
79 #define CONFIG_SYS_I2C_EEPROM_NXID
80 #define CONFIG_SYS_EEPROM_BUS_NUM 0
85 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
86 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
87 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
91 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
92 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
97 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
99 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
101 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
102 FTIM0_NOR_TEADC(0x5) | \
103 FTIM0_NOR_TAVDS(0x6) | \
104 FTIM0_NOR_TEAHC(0x5))
105 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
106 FTIM1_NOR_TRAD_NOR(0x1a) | \
107 FTIM1_NOR_TSEQRAD_NOR(0x13))
108 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x8) | \
109 FTIM2_NOR_TCH(0x8) | \
110 FTIM2_NOR_TWPH(0xe) | \
112 #define CONFIG_SYS_NOR_FTIM3 0
114 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
115 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
116 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
117 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
119 #define CONFIG_SYS_FLASH_EMPTY_INFO
120 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
121 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
123 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
124 #define CONFIG_SYS_WRITE_SWAPPED_DATA
127 * NAND Flash Definitions
130 #define CONFIG_SYS_NAND_BASE 0x7e800000
131 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
133 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
135 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
139 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
140 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
141 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
142 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
143 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
144 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
145 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
146 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
148 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
149 FTIM0_NAND_TWP(0x18) | \
150 FTIM0_NAND_TWCHT(0x7) | \
152 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
153 FTIM1_NAND_TWBE(0x39) | \
154 FTIM1_NAND_TRR(0xe) | \
155 FTIM1_NAND_TRP(0x18))
156 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
157 FTIM2_NAND_TREH(0xa) | \
158 FTIM2_NAND_TWHRE(0x1e))
159 #define CONFIG_SYS_NAND_FTIM3 0x0
161 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
162 #define CONFIG_SYS_MAX_NAND_DEVICE 1
163 #define CONFIG_MTD_NAND_VERIFY_WRITE
166 #ifdef CONFIG_NAND_BOOT
167 #define CONFIG_SPL_PAD_TO 0x40000 /* block aligned */
168 #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
169 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
172 #if defined(CONFIG_TFABOOT) || \
173 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
174 #define CONFIG_QIXIS_I2C_ACCESS
180 #define CONFIG_FSL_QIXIS
182 #ifdef CONFIG_FSL_QIXIS
183 #define QIXIS_BASE 0x7fb00000
184 #define QIXIS_BASE_PHYS QIXIS_BASE
185 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
186 #define QIXIS_LBMAP_SWITCH 6
187 #define QIXIS_LBMAP_MASK 0x0f
188 #define QIXIS_LBMAP_SHIFT 0
189 #define QIXIS_LBMAP_DFLTBANK 0x00
190 #define QIXIS_LBMAP_ALTBANK 0x04
191 #define QIXIS_LBMAP_NAND 0x09
192 #define QIXIS_LBMAP_SD 0x00
193 #define QIXIS_LBMAP_SD_QSPI 0xff
194 #define QIXIS_LBMAP_QSPI 0xff
195 #define QIXIS_RCW_SRC_NAND 0x110
196 #define QIXIS_RCW_SRC_SD 0x040
197 #define QIXIS_RCW_SRC_QSPI 0x045
198 #define QIXIS_RST_CTL_RESET 0x41
199 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
200 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
201 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
203 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
204 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
208 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
209 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
210 CSOR_NOR_NOR_MODE_AVD_NOR | \
214 * QIXIS Timing parameters for IFC GPCM
216 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \
217 FTIM0_GPCM_TEADC(0x20) | \
218 FTIM0_GPCM_TEAHC(0x10))
219 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \
220 FTIM1_GPCM_TRAD(0x1f))
221 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \
222 FTIM2_GPCM_TCH(0x8) | \
223 FTIM2_GPCM_TWP(0xf0))
224 #define CONFIG_SYS_FPGA_FTIM3 0x0
227 #ifdef CONFIG_TFABOOT
228 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
229 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
230 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
231 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
232 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
233 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
234 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
235 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
236 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
237 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
238 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
239 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
240 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
241 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
242 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
243 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
244 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
245 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
246 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
247 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
248 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
249 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
250 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
251 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
252 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
253 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
254 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
255 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
256 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
257 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
258 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
259 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
261 #ifdef CONFIG_NAND_BOOT
262 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
263 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
264 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
265 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
266 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
267 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
268 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
269 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
270 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
271 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
272 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
273 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
274 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
275 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
276 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
277 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
278 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
279 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
280 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
281 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
282 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
283 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
284 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
285 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
286 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
287 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
288 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
289 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
290 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
291 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
292 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
293 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
295 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
296 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
297 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
298 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
299 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
300 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
301 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
302 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
303 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
304 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
305 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
306 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
307 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
308 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
309 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
310 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
311 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
312 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
313 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
314 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
315 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
316 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
317 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
318 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
319 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
320 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
321 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
322 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
323 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
324 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
325 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
326 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
331 * I2C bus multiplexer
333 #define I2C_MUX_PCA_ADDR_PRI 0x77
334 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
335 #define I2C_RETIMER_ADDR 0x18
336 #define I2C_MUX_CH_DEFAULT 0x8
337 #define I2C_MUX_CH_CH7301 0xC
338 #define I2C_MUX_CH5 0xD
339 #define I2C_MUX_CH6 0xE
340 #define I2C_MUX_CH7 0xF
342 #define I2C_MUX_CH_VOL_MONITOR 0xa
344 /* Voltage monitor on channel 2*/
345 #define I2C_VOL_MONITOR_ADDR 0x40
346 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
347 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
348 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
350 #define CONFIG_VID_FLS_ENV "ls1046aqds_vdd_mv"
351 #ifndef CONFIG_SPL_BUILD
354 #define CONFIG_VOL_MONITOR_IR36021_SET
355 #define CONFIG_VOL_MONITOR_INA220
356 /* The lowest and highest voltage allowed for LS1046AQDS */
357 #define VDD_MV_MIN 819
358 #define VDD_MV_MAX 1212
361 * Miscellaneous configurable options
364 #define CONFIG_SYS_HZ 1000
366 #define CONFIG_SYS_INIT_SP_OFFSET \
367 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
369 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
375 #undef CONFIG_BOOTCOMMAND
376 #ifdef CONFIG_TFABOOT
377 #define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
378 "env exists secureboot && esbc_halt;;"
379 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd" \
380 "env exists secureboot && esbc_halt;;"
381 #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
382 "env exists secureboot && esbc_halt;;"
383 #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
384 "env exists secureboot && esbc_halt;;"
386 #if defined(CONFIG_QSPI_BOOT)
387 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
388 "env exists secureboot && esbc_halt;;"
389 #elif defined(CONFIG_NAND_BOOT)
390 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
391 "env exists secureboot && esbc_halt;;"
392 #elif defined(CONFIG_SD_BOOT)
393 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
394 "env exists secureboot && esbc_halt;;"
396 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
397 "env exists secureboot && esbc_halt;;"
401 #include <asm/fsl_secure_boot.h>
403 #endif /* __LS1046AQDS_H__ */