2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 * P010 RDB board configuration file
14 #include <asm/config_mpc85xx.h>
15 #define CONFIG_NAND_FSL_IFC
18 #define CONFIG_SPL_MMC_MINIMAL
19 #define CONFIG_SPL_FLUSH_IMAGE
20 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
21 #define CONFIG_SYS_TEXT_BASE 0x11001000
22 #define CONFIG_SPL_TEXT_BASE 0xD0001000
23 #define CONFIG_SPL_PAD_TO 0x18000
24 #define CONFIG_SPL_MAX_SIZE (96 * 1024)
25 #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
26 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
27 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
28 #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
29 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
30 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
31 #define CONFIG_SPL_MMC_BOOT
32 #ifdef CONFIG_SPL_BUILD
33 #define CONFIG_SPL_COMMON_INIT_DDR
37 #ifdef CONFIG_SPIFLASH
38 #ifdef CONFIG_SECURE_BOOT
39 #define CONFIG_RAMBOOT_SPIFLASH
40 #define CONFIG_SYS_TEXT_BASE 0x11000000
41 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
43 #define CONFIG_SPL_SPI_FLASH_MINIMAL
44 #define CONFIG_SPL_FLUSH_IMAGE
45 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
46 #define CONFIG_SYS_TEXT_BASE 0x11001000
47 #define CONFIG_SPL_TEXT_BASE 0xD0001000
48 #define CONFIG_SPL_PAD_TO 0x18000
49 #define CONFIG_SPL_MAX_SIZE (96 * 1024)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
51 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
52 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
53 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
54 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
55 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
56 #define CONFIG_SPL_SPI_BOOT
57 #ifdef CONFIG_SPL_BUILD
58 #define CONFIG_SPL_COMMON_INIT_DDR
64 #ifdef CONFIG_SECURE_BOOT
65 #define CONFIG_SPL_INIT_MINIMAL
66 #define CONFIG_SPL_NAND_BOOT
67 #define CONFIG_SPL_FLUSH_IMAGE
68 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
70 #define CONFIG_SYS_TEXT_BASE 0x00201000
71 #define CONFIG_SPL_TEXT_BASE 0xFFFFE000
72 #define CONFIG_SPL_MAX_SIZE 8192
73 #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
74 #define CONFIG_SPL_RELOC_STACK 0x00100000
75 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
76 #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
77 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
78 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0
79 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
81 #ifdef CONFIG_TPL_BUILD
82 #define CONFIG_SPL_NAND_BOOT
83 #define CONFIG_SPL_FLUSH_IMAGE
84 #define CONFIG_SPL_NAND_INIT
85 #define CONFIG_SPL_COMMON_INIT_DDR
86 #define CONFIG_SPL_MAX_SIZE (128 << 10)
87 #define CONFIG_SPL_TEXT_BASE 0xD0001000
88 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
89 #define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
90 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
91 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
92 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
93 #elif defined(CONFIG_SPL_BUILD)
94 #define CONFIG_SPL_INIT_MINIMAL
95 #define CONFIG_SPL_NAND_MINIMAL
96 #define CONFIG_SPL_FLUSH_IMAGE
97 #define CONFIG_SPL_TEXT_BASE 0xff800000
98 #define CONFIG_SPL_MAX_SIZE 8192
99 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
100 #define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
101 #define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
102 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
104 #define CONFIG_SPL_PAD_TO 0x20000
105 #define CONFIG_TPL_PAD_TO 0x20000
106 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
107 #define CONFIG_SYS_TEXT_BASE 0x11001000
108 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
112 #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
113 #define CONFIG_RAMBOOT_NAND
114 #define CONFIG_SYS_TEXT_BASE 0x11000000
115 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
118 #ifndef CONFIG_SYS_TEXT_BASE
119 #define CONFIG_SYS_TEXT_BASE 0xeff40000
122 #ifndef CONFIG_RESET_VECTOR_ADDRESS
123 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
126 #ifdef CONFIG_SPL_BUILD
127 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
129 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
132 /* High Level Configuration Options */
133 #define CONFIG_FSL_IFC /* Enable IFC Support */
134 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
135 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
137 #if defined(CONFIG_PCI)
138 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
139 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
140 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
141 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
142 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
143 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
145 #define CONFIG_CMD_PCI
149 * Memory space is mapped 1-1, but I/O space must start from 0.
151 /* controller 1, Slot 1, tgtid 1, Base address a000 */
152 #define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot"
153 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
154 #ifdef CONFIG_PHYS_64BIT
155 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
156 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
158 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
159 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
161 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
162 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
163 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
164 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
165 #ifdef CONFIG_PHYS_64BIT
166 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
168 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
171 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
172 #if defined(CONFIG_TARGET_P1010RDB_PA)
173 #define CONFIG_SYS_PCIE2_NAME "PCIe Slot"
174 #elif defined(CONFIG_TARGET_P1010RDB_PB)
175 #define CONFIG_SYS_PCIE2_NAME "mini PCIe Slot"
177 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
178 #ifdef CONFIG_PHYS_64BIT
179 #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
180 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
182 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
183 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
185 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
186 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
187 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
188 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
189 #ifdef CONFIG_PHYS_64BIT
190 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
192 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
195 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
198 #define CONFIG_TSEC_ENET
199 #define CONFIG_ENV_OVERWRITE
201 #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */
202 #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */
204 #define CONFIG_MISC_INIT_R
205 #define CONFIG_HWCONFIG
207 * These can be toggled for performance analysis, otherwise use default.
209 #define CONFIG_L2_CACHE /* toggle L2 cache */
210 #define CONFIG_BTB /* toggle branch predition */
212 #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
214 #define CONFIG_ENABLE_36BIT_PHYS
216 #ifdef CONFIG_PHYS_64BIT
217 #define CONFIG_ADDR_MAP 1
218 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
221 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
222 #define CONFIG_SYS_MEMTEST_END 0x1fffffff
223 #define CONFIG_PANIC_HANG /* do not reset board on panic */
226 #define CONFIG_SYS_DDR_RAW_TIMING
227 #define CONFIG_DDR_SPD
228 #define CONFIG_SYS_SPD_BUS_NUM 1
229 #define SPD_EEPROM_ADDRESS 0x52
231 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
234 extern unsigned long get_sdram_size(void);
236 #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
237 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
238 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
240 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
241 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
243 /* DDR3 Controller Settings */
244 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
245 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
246 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
247 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
248 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
249 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
250 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
251 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
252 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
253 #define CONFIG_SYS_DDR_RCW_1 0x00000000
254 #define CONFIG_SYS_DDR_RCW_2 0x00000000
255 #define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */
256 #define CONFIG_SYS_DDR_CONTROL_2 0x24401000
257 #define CONFIG_SYS_DDR_TIMING_4 0x00000001
258 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
260 #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
261 #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
262 #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
263 #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF
264 #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
265 #define CONFIG_SYS_DDR_MODE_1_800 0x00441420
266 #define CONFIG_SYS_DDR_MODE_2_800 0x00000000
267 #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100
268 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
270 /* settings for DDR3 at 667MT/s */
271 #define CONFIG_SYS_DDR_TIMING_3_667 0x00010000
272 #define CONFIG_SYS_DDR_TIMING_0_667 0x00110004
273 #define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544
274 #define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD
275 #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
276 #define CONFIG_SYS_DDR_MODE_1_667 0x00441210
277 #define CONFIG_SYS_DDR_MODE_2_667 0x00000000
278 #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000
279 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608
281 #define CONFIG_SYS_CCSRBAR 0xffe00000
282 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
284 /* Don't relocate CCSRBAR while in NAND_SPL */
285 #ifdef CONFIG_SPL_BUILD
286 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
292 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
293 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
294 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
296 * Localbus non-cacheable
297 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
298 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
299 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
300 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
306 /* NOR Flash on IFC */
307 #ifdef CONFIG_SPL_BUILD
308 #define CONFIG_SYS_NO_FLASH
311 #define CONFIG_SYS_FLASH_BASE 0xee000000
312 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
314 #ifdef CONFIG_PHYS_64BIT
315 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
317 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
320 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
321 CSPR_PORT_SIZE_16 | \
324 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
325 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
326 /* NOR Flash Timing Params */
327 #define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
328 FTIM0_NOR_TEADC(0x5) | \
330 #define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
331 FTIM1_NOR_TRAD_NOR(0x0f)
332 #define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
333 FTIM2_NOR_TCH(0x4) | \
335 #define CONFIG_SYS_NOR_FTIM3 0x0
337 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
338 #define CONFIG_SYS_FLASH_QUIET_TEST
339 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
340 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
342 #undef CONFIG_SYS_FLASH_CHECKSUM
343 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
344 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
346 /* CFI for NOR Flash */
347 #define CONFIG_FLASH_CFI_DRIVER
348 #define CONFIG_SYS_FLASH_CFI
349 #define CONFIG_SYS_FLASH_EMPTY_INFO
350 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
352 /* NAND Flash on IFC */
353 #define CONFIG_SYS_NAND_BASE 0xff800000
354 #ifdef CONFIG_PHYS_64BIT
355 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
357 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
360 #define CONFIG_MTD_DEVICE
361 #define CONFIG_MTD_PARTITION
362 #define CONFIG_CMD_MTDPARTS
363 #define MTDIDS_DEFAULT "nand0=ff800000.flash"
364 #define MTDPARTS_DEFAULT \
365 "mtdparts=ff800000.flash:2m(uboot-env),1m(dtb),5m(kernel),56m(fs),-(usr)"
367 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
371 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
373 #if defined(CONFIG_TARGET_P1010RDB_PA)
374 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
375 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
376 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
377 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
378 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
379 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
380 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
381 #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
383 #elif defined(CONFIG_TARGET_P1010RDB_PB)
384 #define CONFIG_SYS_NAND_ONFI_DETECTION
385 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
386 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
387 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
388 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
389 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
390 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
391 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
392 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
395 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
396 #define CONFIG_SYS_MAX_NAND_DEVICE 1
397 #define CONFIG_CMD_NAND
399 #if defined(CONFIG_TARGET_P1010RDB_PA)
400 /* NAND Flash Timing Params */
401 #define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
402 FTIM0_NAND_TWP(0x0C) | \
403 FTIM0_NAND_TWCHT(0x04) | \
405 #define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
406 FTIM1_NAND_TWBE(0x1d) | \
407 FTIM1_NAND_TRR(0x07) | \
409 #define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
410 FTIM2_NAND_TREH(0x05) | \
411 FTIM2_NAND_TWHRE(0x0f)
412 #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
414 #elif defined(CONFIG_TARGET_P1010RDB_PB)
415 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
416 /* ONFI NAND Flash mode0 Timing Params */
417 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
418 FTIM0_NAND_TWP(0x18) | \
419 FTIM0_NAND_TWCHT(0x07) | \
420 FTIM0_NAND_TWH(0x0a))
421 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
422 FTIM1_NAND_TWBE(0x39) | \
423 FTIM1_NAND_TRR(0x0e) | \
424 FTIM1_NAND_TRP(0x18))
425 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
426 FTIM2_NAND_TREH(0x0a) | \
427 FTIM2_NAND_TWHRE(0x1e))
428 #define CONFIG_SYS_NAND_FTIM3 0x0
431 #define CONFIG_SYS_NAND_DDR_LAW 11
433 /* Set up IFC registers for boot location NOR/NAND */
434 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
435 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
436 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
437 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
438 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
439 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
440 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
441 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
442 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
443 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
444 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
445 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
446 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
447 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
448 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
450 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
451 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
452 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
453 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
454 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
455 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
456 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
457 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
458 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
459 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
460 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
461 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
462 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
463 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
467 #define CONFIG_SYS_CPLD_BASE 0xffb00000
469 #ifdef CONFIG_PHYS_64BIT
470 #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
472 #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
475 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
479 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
480 #define CONFIG_SYS_CSOR3 0x0
481 /* CPLD Timing parameters for IFC CS3 */
482 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
483 FTIM0_GPCM_TEADC(0x0e) | \
484 FTIM0_GPCM_TEAHC(0x0e))
485 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
486 FTIM1_GPCM_TRAD(0x1f))
487 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
488 FTIM2_GPCM_TCH(0x8) | \
489 FTIM2_GPCM_TWP(0x1f))
490 #define CONFIG_SYS_CS3_FTIM3 0x0
492 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
493 defined(CONFIG_RAMBOOT_NAND)
494 #define CONFIG_SYS_RAMBOOT
495 #define CONFIG_SYS_EXTRA_ENV_RELOC
497 #undef CONFIG_SYS_RAMBOOT
500 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
501 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
502 #define CONFIG_A003399_NOR_WORKAROUND
506 #define CONFIG_BOARD_EARLY_INIT_R
508 #define CONFIG_SYS_INIT_RAM_LOCK
509 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
510 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
512 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
513 - GENERATED_GBL_DATA_SIZE)
514 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
516 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
517 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
520 * Config the L2 Cache as L2 SRAM
522 #if defined(CONFIG_SPL_BUILD)
523 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
524 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
525 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
526 #define CONFIG_SYS_L2_SIZE (256 << 10)
527 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
528 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
529 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
530 #define CONFIG_SPL_RELOC_STACK_SIZE (16 << 10)
531 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
532 #define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10)
533 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
534 #elif defined(CONFIG_NAND)
535 #ifdef CONFIG_TPL_BUILD
536 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
537 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
538 #define CONFIG_SYS_L2_SIZE (256 << 10)
539 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
540 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
541 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
542 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
543 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
544 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
546 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
547 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
548 #define CONFIG_SYS_L2_SIZE (256 << 10)
549 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
550 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
551 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
557 #define CONFIG_CONS_INDEX 1
558 #undef CONFIG_SERIAL_SOFTWARE_FIFO
559 #define CONFIG_SYS_NS16550_SERIAL
560 #define CONFIG_SYS_NS16550_REG_SIZE 1
561 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
562 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
563 #define CONFIG_NS16550_MIN_FUNCTIONS
566 #define CONFIG_SYS_BAUDRATE_TABLE \
567 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
569 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
570 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
573 #define CONFIG_SYS_I2C
574 #define CONFIG_SYS_I2C_FSL
575 #define CONFIG_SYS_FSL_I2C_SPEED 400000
576 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
577 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
578 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
579 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
580 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
581 #define I2C_PCA9557_ADDR1 0x18
582 #define I2C_PCA9557_ADDR2 0x19
583 #define I2C_PCA9557_BUS_NUM 0
586 #if defined(CONFIG_TARGET_P1010RDB_PB)
587 #define CONFIG_ID_EEPROM
588 #ifdef CONFIG_ID_EEPROM
589 #define CONFIG_SYS_I2C_EEPROM_NXID
591 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
592 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
593 #define CONFIG_SYS_EEPROM_BUS_NUM 0
594 #define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
596 /* enable read and write access to EEPROM */
597 #define CONFIG_CMD_EEPROM
598 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
599 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
600 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
603 #define CONFIG_RTC_PT7C4338
604 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
607 * SPI interface will not be available in case of NAND boot SPI CS0 will be
610 #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT)
611 /* eSPI - Enhanced SPI */
612 #define CONFIG_SF_DEFAULT_SPEED 10000000
613 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
616 #if defined(CONFIG_TSEC_ENET)
617 #define CONFIG_MII /* MII PHY management */
618 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
619 #define CONFIG_TSEC1 1
620 #define CONFIG_TSEC1_NAME "eTSEC1"
621 #define CONFIG_TSEC2 1
622 #define CONFIG_TSEC2_NAME "eTSEC2"
623 #define CONFIG_TSEC3 1
624 #define CONFIG_TSEC3_NAME "eTSEC3"
626 #define TSEC1_PHY_ADDR 1
627 #define TSEC2_PHY_ADDR 0
628 #define TSEC3_PHY_ADDR 2
630 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
631 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
632 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
634 #define TSEC1_PHYIDX 0
635 #define TSEC2_PHYIDX 0
636 #define TSEC3_PHYIDX 0
638 #define CONFIG_ETHPRIME "eTSEC1"
640 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
642 /* TBI PHY configuration for SGMII mode */
643 #define CONFIG_TSEC_TBICR_SETTINGS ( \
645 | TBICR_ANEG_ENABLE \
646 | TBICR_FULL_DUPLEX \
650 #endif /* CONFIG_TSEC_ENET */
653 #define CONFIG_FSL_SATA
654 #define CONFIG_FSL_SATA_V2
655 #define CONFIG_LIBATA
657 #ifdef CONFIG_FSL_SATA
658 #define CONFIG_SYS_SATA_MAX_DEVICE 2
660 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
661 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
663 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
664 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
666 #define CONFIG_CMD_SATA
668 #endif /* #ifdef CONFIG_FSL_SATA */
671 #define CONFIG_FSL_ESDHC
672 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
675 #define CONFIG_HAS_FSL_DR_USB
677 #if defined(CONFIG_HAS_FSL_DR_USB)
678 #define CONFIG_USB_EHCI
680 #ifdef CONFIG_USB_EHCI
681 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
682 #define CONFIG_USB_EHCI_FSL
689 #if defined(CONFIG_SDCARD)
690 #define CONFIG_ENV_IS_IN_MMC
691 #define CONFIG_FSL_FIXED_MMC_LOCATION
692 #define CONFIG_SYS_MMC_ENV_DEV 0
693 #define CONFIG_ENV_SIZE 0x2000
694 #elif defined(CONFIG_SPIFLASH)
695 #define CONFIG_ENV_IS_IN_SPI_FLASH
696 #define CONFIG_ENV_SPI_BUS 0
697 #define CONFIG_ENV_SPI_CS 0
698 #define CONFIG_ENV_SPI_MAX_HZ 10000000
699 #define CONFIG_ENV_SPI_MODE 0
700 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
701 #define CONFIG_ENV_SECT_SIZE 0x10000
702 #define CONFIG_ENV_SIZE 0x2000
703 #elif defined(CONFIG_NAND)
704 #define CONFIG_ENV_IS_IN_NAND
705 #ifdef CONFIG_TPL_BUILD
706 #define CONFIG_ENV_SIZE 0x2000
707 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
709 #if defined(CONFIG_TARGET_P1010RDB_PA)
710 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
711 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
712 #elif defined(CONFIG_TARGET_P1010RDB_PB)
713 #define CONFIG_ENV_SIZE (16 * 1024)
714 #define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
717 #define CONFIG_ENV_OFFSET (1024 * 1024)
718 #elif defined(CONFIG_SYS_RAMBOOT)
719 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
720 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
721 #define CONFIG_ENV_SIZE 0x2000
723 #define CONFIG_ENV_IS_IN_FLASH
724 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
725 #define CONFIG_ENV_SIZE 0x2000
726 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
729 #define CONFIG_LOADS_ECHO /* echo on for serial download */
730 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
733 * Command line configuration.
735 #define CONFIG_CMD_DATE
736 #define CONFIG_CMD_ERRATA
737 #define CONFIG_CMD_IRQ
738 #define CONFIG_CMD_REGINFO
740 #undef CONFIG_WATCHDOG /* watchdog disabled */
742 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) \
743 || defined(CONFIG_FSL_SATA)
746 /* Hash command with SHA acceleration supported in hardware */
747 #ifdef CONFIG_FSL_CAAM
748 #define CONFIG_CMD_HASH
749 #define CONFIG_SHA_HW_ACCEL
753 * Miscellaneous configurable options
755 #define CONFIG_SYS_LONGHELP /* undef to save memory */
756 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
757 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
758 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
760 #if defined(CONFIG_CMD_KGDB)
761 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
763 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
765 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
766 /* Print Buffer Size */
767 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
768 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
771 * For booting Linux, the board info and command line data
772 * have to be in the first 64 MB of memory, since this is
773 * the maximum mapped by the Linux kernel during initialization.
775 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
776 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
778 #if defined(CONFIG_CMD_KGDB)
779 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
783 * Environment Configuration
786 #if defined(CONFIG_TSEC_ENET)
787 #define CONFIG_HAS_ETH0
788 #define CONFIG_HAS_ETH1
789 #define CONFIG_HAS_ETH2
792 #define CONFIG_ROOTPATH "/opt/nfsroot"
793 #define CONFIG_BOOTFILE "uImage"
794 #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
796 /* default location for tftp and bootm */
797 #define CONFIG_LOADADDR 1000000
799 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
801 #define CONFIG_BAUDRATE 115200
803 #define CONFIG_EXTRA_ENV_SETTINGS \
804 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
806 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
807 "loadaddr=1000000\0" \
808 "consoledev=ttyS0\0" \
809 "ramdiskaddr=2000000\0" \
810 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
811 "fdtaddr=1e00000\0" \
812 "fdtfile=p1010rdb.dtb\0" \
814 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
815 "othbootargs=ramdisk_size=600000\0" \
816 "usbfatboot=setenv bootargs root=/dev/ram rw " \
817 "console=$consoledev,$baudrate $othbootargs; " \
819 "fatload usb 0:2 $loadaddr $bootfile;" \
820 "fatload usb 0:2 $fdtaddr $fdtfile;" \
821 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
822 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
823 "usbext2boot=setenv bootargs root=/dev/ram rw " \
824 "console=$consoledev,$baudrate $othbootargs; " \
826 "ext2load usb 0:4 $loadaddr $bootfile;" \
827 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
828 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
829 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
832 #if defined(CONFIG_TARGET_P1010RDB_PA)
833 #define CONFIG_BOOTMODE \
834 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
835 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
836 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
837 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
838 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
839 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
841 #elif defined(CONFIG_TARGET_P1010RDB_PB)
842 #define CONFIG_BOOTMODE \
843 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
844 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
845 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
846 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
847 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
848 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
849 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
850 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
851 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
852 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
855 #define CONFIG_RAMBOOTCOMMAND \
856 "setenv bootargs root=/dev/ram rw " \
857 "console=$consoledev,$baudrate $othbootargs; " \
858 "tftp $ramdiskaddr $ramdiskfile;" \
859 "tftp $loadaddr $bootfile;" \
860 "tftp $fdtaddr $fdtfile;" \
861 "bootm $loadaddr $ramdiskaddr $fdtaddr"
863 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
865 #include <asm/fsl_secure_boot.h>
867 #endif /* __CONFIG_H */