1 // SPDX-License-Identifier: GPL-2.0
3 * (C) Copyright 2012 Stephen Warren
5 * See file CREDITS for list of people who contributed to this
12 #include <dm/device.h>
13 #include <fdt_support.h>
14 #include <asm/global_data.h>
16 #define BCM2711_RPI4_PCIE_XHCI_MMIO_PHYS 0x600000000UL
17 #define BCM2711_RPI4_PCIE_XHCI_MMIO_SIZE 0x800000UL
20 #include <asm/armv8/mmu.h>
22 #define MEM_MAP_MAX_ENTRIES (4)
24 static struct mm_region bcm283x_mem_map[MEM_MAP_MAX_ENTRIES] = {
29 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
35 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
37 PTE_BLOCK_PXN | PTE_BLOCK_UXN
44 static struct mm_region bcm2711_mem_map[MEM_MAP_MAX_ENTRIES] = {
49 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
55 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
57 PTE_BLOCK_PXN | PTE_BLOCK_UXN
59 .virt = BCM2711_RPI4_PCIE_XHCI_MMIO_PHYS,
60 .phys = BCM2711_RPI4_PCIE_XHCI_MMIO_PHYS,
61 .size = BCM2711_RPI4_PCIE_XHCI_MMIO_SIZE,
62 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
64 PTE_BLOCK_PXN | PTE_BLOCK_UXN
71 struct mm_region *mem_map = bcm283x_mem_map;
74 * I/O address space varies on different chip versions.
75 * We set the base address by inspecting the DTB.
77 static const struct udevice_id board_ids[] = {
78 { .compatible = "brcm,bcm2837", .data = (ulong)&bcm283x_mem_map},
79 { .compatible = "brcm,bcm2838", .data = (ulong)&bcm2711_mem_map},
80 { .compatible = "brcm,bcm2711", .data = (ulong)&bcm2711_mem_map},
84 static void _rpi_update_mem_map(struct mm_region *pd)
88 for (i = 0; i < MEM_MAP_MAX_ENTRIES; i++) {
89 mem_map[i].virt = pd[i].virt;
90 mem_map[i].phys = pd[i].phys;
91 mem_map[i].size = pd[i].size;
92 mem_map[i].attrs = pd[i].attrs;
96 static void rpi_update_mem_map(void)
100 const struct udevice_id *of_match = board_ids;
102 while (of_match->compatible) {
103 ret = fdt_node_check_compatible(gd->fdt_blob, 0,
104 of_match->compatible);
106 mm = (struct mm_region *)of_match->data;
107 _rpi_update_mem_map(mm);
115 static void rpi_update_mem_map(void) {}
118 unsigned long rpi_bcm283x_base = 0x3f000000;
120 int arch_cpu_init(void)
127 int mach_cpu_init(void)
132 rpi_update_mem_map();
134 /* Get IO base from device tree */
135 soc_offset = fdt_path_offset(gd->fdt_blob, "/soc");
139 ret = fdt_read_range((void *)gd->fdt_blob, soc_offset, 0, NULL,
144 rpi_bcm283x_base = io_base;
149 #ifdef CONFIG_ARMV7_LPAE
150 #ifdef CONFIG_TARGET_RPI_4_32B
151 #define BCM2711_RPI4_PCIE_XHCI_MMIO_VIRT 0xff800000UL
152 #include <addr_map.h>
153 #include <asm/system.h>
155 void init_addr_map(void)
157 mmu_set_region_dcache_behaviour_phys(BCM2711_RPI4_PCIE_XHCI_MMIO_VIRT,
158 BCM2711_RPI4_PCIE_XHCI_MMIO_PHYS,
159 BCM2711_RPI4_PCIE_XHCI_MMIO_SIZE,
162 /* identity mapping for 0..BCM2711_RPI4_PCIE_XHCI_MMIO_VIRT */
163 addrmap_set_entry(0, 0, BCM2711_RPI4_PCIE_XHCI_MMIO_VIRT, 0);
164 /* XHCI MMIO on PCIe at BCM2711_RPI4_PCIE_XHCI_MMIO_VIRT */
165 addrmap_set_entry(BCM2711_RPI4_PCIE_XHCI_MMIO_VIRT,
166 BCM2711_RPI4_PCIE_XHCI_MMIO_PHYS,
167 BCM2711_RPI4_PCIE_XHCI_MMIO_SIZE, 1);
171 void enable_caches(void)