1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2015 Marvell International Ltd.
15 #include <dm/device_compat.h>
17 DECLARE_GLOBAL_DATA_PTR;
19 #define MVEBU_SPI_A3700_XFER_RDY BIT(1)
20 #define MVEBU_SPI_A3700_FIFO_FLUSH BIT(9)
21 #define MVEBU_SPI_A3700_BYTE_LEN BIT(5)
22 #define MVEBU_SPI_A3700_CLK_PHA BIT(6)
23 #define MVEBU_SPI_A3700_CLK_POL BIT(7)
24 #define MVEBU_SPI_A3700_FIFO_EN BIT(17)
25 #define MVEBU_SPI_A3700_SPI_EN_0 BIT(16)
26 #define MVEBU_SPI_A3700_CLK_PRESCALE_MASK 0x1f
31 u32 ctrl; /* 0x10600 */
32 u32 cfg; /* 0x10604 */
33 u32 dout; /* 0x10608 */
34 u32 din; /* 0x1060c */
37 struct mvebu_spi_platdata {
38 struct spi_reg *spireg;
42 static void spi_cs_activate(struct spi_reg *reg, int cs)
44 setbits_le32(®->ctrl, MVEBU_SPI_A3700_SPI_EN_0 << cs);
47 static void spi_cs_deactivate(struct spi_reg *reg, int cs)
49 clrbits_le32(®->ctrl, MVEBU_SPI_A3700_SPI_EN_0 << cs);
53 * spi_legacy_shift_byte() - triggers the real SPI transfer
54 * @bytelen: Indicate how many bytes to transfer.
55 * @dout: Buffer address of what to send.
56 * @din: Buffer address of where to receive.
58 * This function triggers the real SPI transfer in legacy mode. It
59 * will shift out char buffer from @dout, and shift in char buffer to
62 * This function assumes that only one byte is shifted at one time.
63 * However, it is not its responisbility to set the transfer type to
64 * one-byte. Also, it does not guarantee that it will work if transfer
65 * type becomes two-byte. See spi_set_legacy() for details.
67 * In legacy mode, simply write to the SPI_DOUT register will trigger
70 * If @dout == NULL, which means no actual data needs to be sent out,
71 * then the function will shift out 0x00 in order to shift in data.
72 * The XFER_RDY flag is checked every time before accessing SPI_DOUT
73 * and SPI_DIN register.
75 * The number of transfers to be triggerred is decided by @bytelen.
78 * -ETIMEDOUT - XFER_RDY flag timeout
80 static int spi_legacy_shift_byte(struct spi_reg *reg, unsigned int bytelen,
81 const void *dout, void *din)
87 /* Use 0x00 as dummy dout */
88 const u8 dummy_dout = 0x0;
89 u32 pending_dout = 0x0;
91 /* dout_8: pointer of current dout */
93 /* din_8: pointer of current din */
97 ret = wait_for_bit_le32(®->ctrl,
98 MVEBU_SPI_A3700_XFER_RDY,
104 pending_dout = (u32)*dout_8;
106 pending_dout = (u32)dummy_dout;
108 /* Trigger the xfer */
109 writel(pending_dout, ®->dout);
112 ret = wait_for_bit_le32(®->ctrl,
113 MVEBU_SPI_A3700_XFER_RDY,
118 /* Read what is transferred in */
119 *din_8 = (u8)readl(®->din);
122 /* Don't increment the current pointer if NULL */
134 static int mvebu_spi_xfer(struct udevice *dev, unsigned int bitlen,
135 const void *dout, void *din, unsigned long flags)
137 struct udevice *bus = dev->parent;
138 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
139 struct spi_reg *reg = plat->spireg;
140 unsigned int bytelen;
143 bytelen = bitlen / 8;
146 debug("This is a duplex transfer.\n");
149 if (flags & SPI_XFER_BEGIN) {
150 debug("SPI: activate cs.\n");
151 spi_cs_activate(reg, spi_chip_select(dev));
154 /* Send and/or receive */
156 ret = spi_legacy_shift_byte(reg, bytelen, dout, din);
162 if (flags & SPI_XFER_END) {
163 ret = wait_for_bit_le32(®->ctrl,
164 MVEBU_SPI_A3700_XFER_RDY,
169 debug("SPI: deactivate cs.\n");
170 spi_cs_deactivate(reg, spi_chip_select(dev));
176 static int mvebu_spi_set_speed(struct udevice *bus, uint hz)
178 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
179 struct spi_reg *reg = plat->spireg;
182 data = readl(®->cfg);
184 prescale = DIV_ROUND_UP(clk_get_rate(&plat->clk), hz);
186 prescale = 0x10 + (prescale + 1) / 2;
187 prescale = min(prescale, 0x1fu);
189 data &= ~MVEBU_SPI_A3700_CLK_PRESCALE_MASK;
190 data |= prescale & MVEBU_SPI_A3700_CLK_PRESCALE_MASK;
192 writel(data, ®->cfg);
197 static int mvebu_spi_set_mode(struct udevice *bus, uint mode)
199 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
200 struct spi_reg *reg = plat->spireg;
204 * 0: Serial interface clock is low when inactive
205 * 1: Serial interface clock is high when inactive
208 setbits_le32(®->cfg, MVEBU_SPI_A3700_CLK_POL);
210 clrbits_le32(®->cfg, MVEBU_SPI_A3700_CLK_POL);
212 setbits_le32(®->cfg, MVEBU_SPI_A3700_CLK_PHA);
214 clrbits_le32(®->cfg, MVEBU_SPI_A3700_CLK_PHA);
219 static int mvebu_spi_probe(struct udevice *bus)
221 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
222 struct spi_reg *reg = plat->spireg;
227 * Settings SPI controller to be working in legacy mode, which
228 * means use only DO pin (I/O 1) for Data Out, and DI pin (I/O 0)
232 /* Flush read/write FIFO */
233 data = readl(®->cfg);
234 writel(data | MVEBU_SPI_A3700_FIFO_FLUSH, ®->cfg);
235 ret = wait_for_bit_le32(®->cfg, MVEBU_SPI_A3700_FIFO_FLUSH,
240 /* Disable FIFO mode */
241 data &= ~MVEBU_SPI_A3700_FIFO_EN;
243 /* Always shift 1 byte at a time */
244 data &= ~MVEBU_SPI_A3700_BYTE_LEN;
246 writel(data, ®->cfg);
251 static int mvebu_spi_ofdata_to_platdata(struct udevice *bus)
253 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
256 plat->spireg = (struct spi_reg *)devfdt_get_addr(bus);
258 ret = clk_get_by_index(bus, 0, &plat->clk);
260 dev_err(bus, "cannot get clock\n");
267 static int mvebu_spi_remove(struct udevice *bus)
269 struct mvebu_spi_platdata *plat = dev_get_platdata(bus);
271 clk_free(&plat->clk);
276 static const struct dm_spi_ops mvebu_spi_ops = {
277 .xfer = mvebu_spi_xfer,
278 .set_speed = mvebu_spi_set_speed,
279 .set_mode = mvebu_spi_set_mode,
281 * cs_info is not needed, since we require all chip selects to be
282 * in the device tree explicitly
286 static const struct udevice_id mvebu_spi_ids[] = {
287 { .compatible = "marvell,armada-3700-spi" },
291 U_BOOT_DRIVER(mvebu_spi) = {
294 .of_match = mvebu_spi_ids,
295 .ops = &mvebu_spi_ops,
296 .ofdata_to_platdata = mvebu_spi_ofdata_to_platdata,
297 .platdata_auto_alloc_size = sizeof(struct mvebu_spi_platdata),
298 .probe = mvebu_spi_probe,
299 .remove = mvebu_spi_remove,