2 * Copyright 2016 Freescale Semiconductor
4 * SPDX-License-Identifier: GPL-2.0+
7 #ifndef __LS1046ARDB_H__
8 #define __LS1046ARDB_H__
10 #include "ls1046a_common.h"
12 #define CONFIG_SYS_CLK_FREQ 100000000
13 #define CONFIG_DDR_CLK_FREQ 100000000
15 #define CONFIG_LAYERSCAPE_NS_ACCESS
16 #define CONFIG_MISC_INIT_R
18 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
19 /* Physical Memory Map */
20 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
21 #define CONFIG_NR_DRAM_BANKS 2
23 #define CONFIG_DDR_SPD
24 #define SPD_EEPROM_ADDRESS 0x51
25 #define CONFIG_SYS_SPD_BUS_NUM 0
27 #define CONFIG_DDR_ECC
28 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
29 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
30 #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
32 #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
35 #ifdef CONFIG_RAMBOOT_PBL
36 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1046ardb/ls1046ardb_pbi.cfg
40 #ifdef CONFIG_EMMC_BOOT
41 #define CONFIG_SYS_FSL_PBL_RCW \
42 board/freescale/ls1046ardb/ls1046ardb_rcw_emmc.cfg
44 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1046ardb/ls1046ardb_rcw_sd.cfg
50 #define CONFIG_FSL_IFC
52 * NAND Flash Definitions
54 #define CONFIG_NAND_FSL_IFC
57 #define CONFIG_SYS_NAND_BASE 0x7e800000
58 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
60 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
61 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
65 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
66 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
67 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
68 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
69 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
70 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
71 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
72 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
74 #define CONFIG_SYS_NAND_ONFI_DETECTION
76 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
77 FTIM0_NAND_TWP(0x18) | \
78 FTIM0_NAND_TWCHT(0x7) | \
80 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
81 FTIM1_NAND_TWBE(0x39) | \
82 FTIM1_NAND_TRR(0xe) | \
84 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
85 FTIM2_NAND_TREH(0xa) | \
86 FTIM2_NAND_TWHRE(0x1e))
87 #define CONFIG_SYS_NAND_FTIM3 0x0
89 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
90 #define CONFIG_SYS_MAX_NAND_DEVICE 1
91 #define CONFIG_MTD_NAND_VERIFY_WRITE
93 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
98 #define CONFIG_SYS_CPLD_BASE 0x7fb00000
99 #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
101 #define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
102 #define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
106 #define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
107 #define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16)
109 /* CPLD Timing parameters for IFC GPCM */
110 #define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
111 FTIM0_GPCM_TEADC(0x0e) | \
112 FTIM0_GPCM_TEAHC(0x0e))
113 #define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
114 FTIM1_GPCM_TRAD(0x3f))
115 #define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
116 FTIM2_GPCM_TCH(0xf) | \
117 FTIM2_GPCM_TWP(0x3E))
118 #define CONFIG_SYS_CPLD_FTIM3 0x0
120 /* IFC Timing Params */
121 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
122 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
123 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
124 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
125 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
126 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
127 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
128 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
130 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
131 #define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
132 #define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
133 #define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
134 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
135 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
136 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
137 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
140 #define CONFIG_ID_EEPROM
141 #define CONFIG_SYS_I2C_EEPROM_NXID
142 #define CONFIG_SYS_EEPROM_BUS_NUM 0
143 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
144 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
145 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
146 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
147 #define I2C_RETIMER_ADDR 0x18
152 #define CONFIG_POWER_I2C
159 #define CONFIG_ENV_OVERWRITE
162 #if defined(CONFIG_SD_BOOT)
163 #define CONFIG_SYS_MMC_ENV_DEV 0
164 #define CONFIG_ENV_OFFSET (3 * 1024 * 1024)
165 #define CONFIG_ENV_SIZE 0x2000
167 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
168 #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
169 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256KB */
172 #define AQR105_IRQ_MASK 0x80000000
177 #define CONFIG_PHY_REALTEK
180 #ifdef CONFIG_SYS_DPAA_FMAN
181 #define CONFIG_FMAN_ENET
182 #define CONFIG_PHY_AQUANTIA
183 #define CONFIG_PHYLIB_10G
184 #define RGMII_PHY1_ADDR 0x1
185 #define RGMII_PHY2_ADDR 0x2
187 #define SGMII_PHY1_ADDR 0x3
188 #define SGMII_PHY2_ADDR 0x4
190 #define FM1_10GEC1_PHY_ADDR 0x0
192 #define FDT_SEQ_MACADDR_FROM_ENV
194 #define CONFIG_ETHPRIME "FM1@DTSEC3"
201 #ifdef CONFIG_FSL_QSPI
202 #define CONFIG_SPI_FLASH_SPANSION
203 #define FSL_QSPI_FLASH_SIZE (1 << 26)
204 #define FSL_QSPI_FLASH_NUM 2
209 #undef CONFIG_BOOTCOMMAND
210 #if defined(CONFIG_QSPI_BOOT)
211 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
212 "env exists secureboot && esbc_halt;;"
213 #elif defined(CONFIG_SD_BOOT)
214 #define CONFIG_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \
215 "env exists secureboot && esbc_halt;"
219 #include <asm/fsl_secure_boot.h>
221 #endif /* __LS1046ARDB_H__ */