1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2006 Freescale Semiconductor, Inc.
6 * Copyright (C) 2007 Logic Product Development, Inc.
9 * Copyright (C) 2007 MontaVista Software, Inc.
20 * High Level Configuration Options
23 #define CONFIG_HOSTNAME "suvd3"
24 #define CONFIG_KM_BOARD_NAME "suvd3"
27 * High Level Configuration Options
29 #define CONFIG_QE /* Has QE */
30 #define CONFIG_KM8321 /* Keymile PBEC8321 board specific */
32 #define CONFIG_KM_DEF_ARCH "arch=ppc_8xx\0"
34 /* include common defines/options for all Keymile boards */
35 #include "km/keymile-common.h"
36 #include "km/km-powerpc.h"
41 #define CONFIG_83XX_CLKIN 66000000
42 #define CONFIG_SYS_CLK_FREQ 66000000
43 #define CONFIG_83XX_PCICLK 66000000
48 #define CONFIG_SYS_IMMR 0xE0000000
51 * Bus Arbitration Configuration Register (ACR)
53 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* pipeline depth 4 transactions */
54 #define CONFIG_SYS_ACR_RPTCNT 3 /* 4 consecutive transactions */
55 #define CONFIG_SYS_ACR_APARK 0 /* park bus to master (below) */
56 #define CONFIG_SYS_ACR_PARKM 3 /* parking master = QuiccEngine */
61 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
62 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
63 #define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* +256M */
65 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
66 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
67 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
69 #define CFG_83XX_DDR_USES_CS0
72 * Manually set up DDR parameters
75 #define CONFIG_SYS_DDR_SIZE 2048 /* MB */
80 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
81 #define CONFIG_SYS_FLASH_BASE 0xF0000000
83 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
84 #define CONFIG_SYS_RAMBOOT
87 /* Reserve 768 kB for Mon */
88 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
91 * Initial RAM Base Address Setup
93 #define CONFIG_SYS_INIT_RAM_LOCK
94 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
95 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* End of used area in RAM */
96 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
97 GENERATED_GBL_DATA_SIZE)
100 * Init Local Bus Memory Controller:
102 * Bank Bus Machine PortSz Size Device
103 * ---- --- ------- ------ ----- ------
104 * 0 Local GPCM 16 bit 256MB FLASH
105 * 1 Local GPCM 8 bit 128MB GPIO/PIGGY
109 * FLASH on the Local Bus
111 #define CONFIG_SYS_FLASH_SIZE 256 /* max FLASH size is 256M */
113 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
114 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
116 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
117 BR_PS_16 | /* 16 bit port size */ \
118 BR_MS_GPCM | /* MSEL = GPCM */ \
121 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) | \
122 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
124 OR_GPCM_TRLX_SET | OR_GPCM_EAD)
126 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
127 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
128 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
131 * PRIO1/PIGGY on the local bus CS1
133 /* Window base at flash base */
134 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_KMBEC_FPGA_BASE
135 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128MB)
137 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_KMBEC_FPGA_BASE | \
138 BR_PS_8 | /* 8 bit port size */ \
139 BR_MS_GPCM | /* MSEL = GPCM */ \
141 #define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_KMBEC_FPGA_SIZE) | \
142 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
144 OR_GPCM_TRLX_SET | OR_GPCM_EAD)
149 #define CONFIG_SYS_NS16550_SERIAL
150 #define CONFIG_SYS_NS16550_REG_SIZE 1
151 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
153 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
154 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
157 * QE UEC ethernet configuration
159 #define CONFIG_UEC_ETH
160 #define CONFIG_ETHPRIME "UEC0"
162 #define CONFIG_UEC_ETH1 /* GETH1 */
163 #define UEC_VERBOSE_DEBUG 1
165 #ifdef CONFIG_UEC_ETH1
166 #define CONFIG_SYS_UEC1_UCC_NUM 3 /* UCC4 */
167 #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE /* not used in RMII Mode */
168 #define CONFIG_SYS_UEC1_TX_CLK QE_CLK17
169 #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
170 #define CONFIG_SYS_UEC1_PHY_ADDR 0
171 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
172 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
179 #ifndef CONFIG_SYS_RAMBOOT
180 #ifndef CONFIG_ENV_ADDR
181 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
182 CONFIG_SYS_MONITOR_LEN)
184 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
185 #ifndef CONFIG_ENV_OFFSET
186 #define CONFIG_ENV_OFFSET (CONFIG_SYS_MONITOR_LEN)
189 /* Address and size of Redundant Environment Sector */
190 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
191 CONFIG_ENV_SECT_SIZE)
192 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
194 #else /* CFG_SYS_RAMBOOT */
195 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
196 #define CONFIG_ENV_SIZE 0x2000
197 #endif /* CFG_SYS_RAMBOOT */
200 #define CONFIG_SYS_I2C
201 #define CONFIG_SYS_NUM_I2C_BUSES 4
202 #define CONFIG_SYS_I2C_MAX_HOPS 1
203 #define CONFIG_SYS_I2C_FSL
204 #define CONFIG_SYS_FSL_I2C_SPEED 200000
205 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
206 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
207 #define CONFIG_SYS_I2C_OFFSET 0x3000
208 #define CONFIG_SYS_FSL_I2C2_SPEED 200000
209 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
210 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
211 #define CONFIG_SYS_I2C_BUSES {{0, {I2C_NULL_HOP} }, \
212 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
213 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
214 {1, {I2C_NULL_HOP} } }
216 #define CONFIG_KM_IVM_BUS 2 /* I2C2 (Mux-Port 1)*/
218 #if defined(CONFIG_CMD_NAND)
219 #define CONFIG_NAND_KMETER1
220 #define CONFIG_SYS_MAX_NAND_DEVICE 1
221 #define CONFIG_SYS_NAND_BASE CONFIG_SYS_KMBEC_FPGA_BASE
225 * For booting Linux, the board info and command line data
226 * have to be in the first 8 MB of memory, since this is
227 * the maximum mapped by the Linux kernel during initialization.
229 #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
234 #define CONFIG_SYS_HID0_INIT 0x000000000
235 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
236 HID0_ENABLE_INSTRUCTION_CACHE)
237 #define CONFIG_SYS_HID2 HID2_HBE
243 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
245 /* DDR: cache cacheable */
246 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
247 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
248 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | \
250 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
251 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
253 /* IMMRBAR & PCI IO: cache-inhibit and guarded */
254 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
255 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
256 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS \
258 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
259 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
261 /* PRIO1, PIGGY: icache cacheable, but dcache-inhibit and guarded */
262 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_KMBEC_FPGA_BASE | BATL_PP_RW | \
264 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_KMBEC_FPGA_BASE | BATU_BL_128M | \
266 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_KMBEC_FPGA_BASE | BATL_PP_RW | \
267 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
268 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
270 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
271 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
273 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | \
275 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
276 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
277 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
279 /* Stack in dcache: cacheable, no memory coherence */
280 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
281 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
283 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
284 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
287 * Internal Definitions
289 #define BOOTFLASH_START 0xF0000000
291 #define CONFIG_KM_CONSOLE_TTY "ttyS0"
294 * Environment Configuration
296 #define CONFIG_ENV_OVERWRITE
297 #ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
298 #define CONFIG_KM_DEF_ENV "km-common=empty\0"
301 #ifndef CONFIG_KM_DEF_ARCH
302 #define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
305 #define CONFIG_EXTRA_ENV_SETTINGS \
309 "prot off "__stringify(CONFIG_ENV_ADDR)" +0x40000 && " \
310 "era "__stringify(CONFIG_ENV_ADDR)" +0x40000\0" \
314 #if defined(CONFIG_UEC_ETH)
315 #define CONFIG_HAS_ETH0
321 #define CONFIG_SYS_SICRL SICRL_IRQ_CKS
323 #define CONFIG_SYS_DDRCDR (\
329 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
330 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
335 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
336 #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
337 #define CONFIG_SYS_DDR_INTERVAL ((0x064 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
338 (0x200 << SDRAM_INTERVAL_REFINT_SHIFT))
340 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \
341 CSCONFIG_ODT_WR_CFG | \
342 CSCONFIG_ROW_BIT_13 | \
345 #define CONFIG_SYS_DDR_MODE 0x47860242
346 #define CONFIG_SYS_DDR_MODE2 0x8080c000
348 #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
349 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
350 (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
351 (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
352 (0 << TIMING_CFG0_WWT_SHIFT) | \
353 (0 << TIMING_CFG0_RRT_SHIFT) | \
354 (0 << TIMING_CFG0_WRT_SHIFT) | \
355 (0 << TIMING_CFG0_RWT_SHIFT))
357 #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_40) | \
358 (2 << TIMING_CFG1_WRTORD_SHIFT) | \
359 (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
360 (3 << TIMING_CFG1_WRREC_SHIFT) | \
361 (7 << TIMING_CFG1_REFREC_SHIFT) | \
362 (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
363 (7 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
364 (3 << TIMING_CFG1_PRETOACT_SHIFT))
366 #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
367 (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
368 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
369 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
370 (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
371 (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
372 (5 << TIMING_CFG2_CPO_SHIFT))
374 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
376 #define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000
377 #define CONFIG_SYS_KMBEC_FPGA_SIZE 128
380 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
383 * Local Bus Configuration & Clock Setup
385 #define CONFIG_SYS_LCRR_DBYP 0x80000000
386 #define CONFIG_SYS_LCRR_EADC 0x00010000
387 #define CONFIG_SYS_LCRR_CLKDIV 0x00000002
389 #define CONFIG_SYS_LBC_LBCR 0x00000000
394 #define CONFIG_SYS_IBAT7L (0)
395 #define CONFIG_SYS_IBAT7U (0)
396 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
397 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
399 #define CONFIG_SYS_APP1_BASE 0xA0000000
400 #define CONFIG_SYS_APP1_SIZE 256 /* Megabytes */
401 #define CONFIG_SYS_APP2_BASE 0xB0000000
402 #define CONFIG_SYS_APP2_SIZE 256 /* Megabytes */
405 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
408 * Init Local Bus Memory Controller:
410 * Bank Bus Machine PortSz Size Device
411 * ---- --- ------- ------ ----- ------
412 * 2 Local UPMA 16 bit 256MB APP1
413 * 3 Local GPCM 16 bit 256MB APP2
418 * APP1 on the local bus CS2
420 #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_APP1_BASE
421 #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
423 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_APP1_BASE | \
427 #define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_APP1_SIZE))
429 #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_APP2_BASE | \
433 #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_APP2_SIZE) | \
439 #define CONFIG_SYS_MAMR (MxMR_GPL_x4DIS | \
443 #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_APP2_BASE
444 #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_256MB)
449 /* APP1: icache cacheable, but dcache-inhibit and guarded */
450 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_APP1_BASE | BATL_PP_RW | \
452 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_APP1_BASE | BATU_BL_256M | \
454 #define CONFIG_SYS_DBAT5L (CONFIG_SYS_APP1_BASE | BATL_PP_RW | \
455 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
456 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
457 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_APP2_BASE | BATL_PP_RW | \
459 #define CONFIG_SYS_IBAT6U (CONFIG_SYS_APP2_BASE | BATU_BL_256M | \
461 #define CONFIG_SYS_DBAT6L (CONFIG_SYS_APP2_BASE | BATL_PP_RW | \
462 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
463 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
465 #endif /* __CONFIG_H */