1 // SPDX-License-Identifier: GPL-2.0+
5 * Board functions for TI AM43XX based boards
7 * Copyright (C) 2013, Texas Instruments, Incorporated - http://www.ti.com/
11 #include <environment.h>
13 #include <linux/errno.h>
16 #include <asm/omap_sec_common.h>
17 #include <asm/arch/clock.h>
18 #include <asm/arch/sys_proto.h>
19 #include <asm/arch/mux.h>
20 #include <asm/arch/ddr_defs.h>
21 #include <asm/arch/gpio.h>
23 #include <asm/omap_common.h>
24 #include "../common/board_detect.h"
26 #include <power/pmic.h>
27 #include <power/tps65218.h>
28 #include <power/tps62362.h>
31 #include <linux/usb/gadget.h>
32 #include <dwc3-uboot.h>
33 #include <dwc3-omap-uboot.h>
34 #include <ti-usb-phy-uboot.h>
36 DECLARE_GLOBAL_DATA_PTR;
38 static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
41 * Read header information from EEPROM into global structure.
43 #ifdef CONFIG_TI_I2C_BOARD_DETECT
44 void do_board_detect(void)
46 /* Ensure I2C is initialized for EEPROM access*/
48 if (ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
49 CONFIG_EEPROM_CHIP_ADDRESS))
50 printf("ti_i2c_eeprom_init failed\n");
54 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
56 const struct dpll_params dpll_mpu[NUM_CRYSTAL_FREQ][NUM_OPPS] = {
58 {125, 3, 2, -1, -1, -1, -1}, /* OPP 50 */
59 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
60 {125, 3, 1, -1, -1, -1, -1}, /* OPP 100 */
61 {150, 3, 1, -1, -1, -1, -1}, /* OPP 120 */
62 {125, 2, 1, -1, -1, -1, -1}, /* OPP TB */
63 {625, 11, 1, -1, -1, -1, -1} /* OPP NT */
66 {300, 23, 1, -1, -1, -1, -1}, /* OPP 50 */
67 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
68 {600, 23, 1, -1, -1, -1, -1}, /* OPP 100 */
69 {720, 23, 1, -1, -1, -1, -1}, /* OPP 120 */
70 {800, 23, 1, -1, -1, -1, -1}, /* OPP TB */
71 {1000, 23, 1, -1, -1, -1, -1} /* OPP NT */
74 {300, 24, 1, -1, -1, -1, -1}, /* OPP 50 */
75 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
76 {600, 24, 1, -1, -1, -1, -1}, /* OPP 100 */
77 {720, 24, 1, -1, -1, -1, -1}, /* OPP 120 */
78 {800, 24, 1, -1, -1, -1, -1}, /* OPP TB */
79 {1000, 24, 1, -1, -1, -1, -1} /* OPP NT */
82 {300, 25, 1, -1, -1, -1, -1}, /* OPP 50 */
83 {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
84 {600, 25, 1, -1, -1, -1, -1}, /* OPP 100 */
85 {720, 25, 1, -1, -1, -1, -1}, /* OPP 120 */
86 {800, 25, 1, -1, -1, -1, -1}, /* OPP TB */
87 {1000, 25, 1, -1, -1, -1, -1} /* OPP NT */
91 const struct dpll_params dpll_core[NUM_CRYSTAL_FREQ] = {
92 {625, 11, -1, -1, 10, 8, 4}, /* 19.2 MHz */
93 {1000, 23, -1, -1, 10, 8, 4}, /* 24 MHz */
94 {1000, 24, -1, -1, 10, 8, 4}, /* 25 MHz */
95 {1000, 25, -1, -1, 10, 8, 4} /* 26 MHz */
98 const struct dpll_params dpll_per[NUM_CRYSTAL_FREQ] = {
99 {400, 7, 5, -1, -1, -1, -1}, /* 19.2 MHz */
100 {400, 9, 5, -1, -1, -1, -1}, /* 24 MHz */
101 {384, 9, 5, -1, -1, -1, -1}, /* 25 MHz */
102 {480, 12, 5, -1, -1, -1, -1} /* 26 MHz */
105 const struct dpll_params epos_evm_dpll_ddr[NUM_CRYSTAL_FREQ] = {
106 {665, 47, 1, -1, 4, -1, -1}, /*19.2*/
107 {133, 11, 1, -1, 4, -1, -1}, /* 24 MHz */
108 {266, 24, 1, -1, 4, -1, -1}, /* 25 MHz */
109 {133, 12, 1, -1, 4, -1, -1} /* 26 MHz */
112 const struct dpll_params gp_evm_dpll_ddr = {
113 50, 2, 1, -1, 2, -1, -1};
115 static const struct dpll_params idk_dpll_ddr = {
116 400, 23, 1, -1, 2, -1, -1
119 static const u32 ext_phy_ctrl_const_base_lpddr2[] = {
142 const struct ctrl_ioregs ioregs_lpddr2 = {
143 .cm0ioctl = LPDDR2_ADDRCTRL_IOCTRL_VALUE,
144 .cm1ioctl = LPDDR2_ADDRCTRL_WD0_IOCTRL_VALUE,
145 .cm2ioctl = LPDDR2_ADDRCTRL_WD1_IOCTRL_VALUE,
146 .dt0ioctl = LPDDR2_DATA0_IOCTRL_VALUE,
147 .dt1ioctl = LPDDR2_DATA0_IOCTRL_VALUE,
148 .dt2ioctrl = LPDDR2_DATA0_IOCTRL_VALUE,
149 .dt3ioctrl = LPDDR2_DATA0_IOCTRL_VALUE,
150 .emif_sdram_config_ext = 0x1,
153 const struct emif_regs emif_regs_lpddr2 = {
154 .sdram_config = 0x808012BA,
155 .ref_ctrl = 0x0000040D,
156 .sdram_tim1 = 0xEA86B411,
157 .sdram_tim2 = 0x103A094A,
158 .sdram_tim3 = 0x0F6BA37F,
159 .read_idle_ctrl = 0x00050000,
160 .zq_config = 0x50074BE4,
161 .temp_alert_config = 0x0,
162 .emif_rd_wr_lvl_rmp_win = 0x0,
163 .emif_rd_wr_lvl_rmp_ctl = 0x0,
164 .emif_rd_wr_lvl_ctl = 0x0,
165 .emif_ddr_phy_ctlr_1 = 0x0E284006,
166 .emif_rd_wr_exec_thresh = 0x80000405,
167 .emif_ddr_ext_phy_ctrl_1 = 0x04010040,
168 .emif_ddr_ext_phy_ctrl_2 = 0x00500050,
169 .emif_ddr_ext_phy_ctrl_3 = 0x00500050,
170 .emif_ddr_ext_phy_ctrl_4 = 0x00500050,
171 .emif_ddr_ext_phy_ctrl_5 = 0x00500050,
172 .emif_prio_class_serv_map = 0x80000001,
173 .emif_connect_id_serv_1_map = 0x80000094,
174 .emif_connect_id_serv_2_map = 0x00000000,
175 .emif_cos_config = 0x000FFFFF
178 const struct ctrl_ioregs ioregs_ddr3 = {
179 .cm0ioctl = DDR3_ADDRCTRL_IOCTRL_VALUE,
180 .cm1ioctl = DDR3_ADDRCTRL_WD0_IOCTRL_VALUE,
181 .cm2ioctl = DDR3_ADDRCTRL_WD1_IOCTRL_VALUE,
182 .dt0ioctl = DDR3_DATA0_IOCTRL_VALUE,
183 .dt1ioctl = DDR3_DATA0_IOCTRL_VALUE,
184 .dt2ioctrl = DDR3_DATA0_IOCTRL_VALUE,
185 .dt3ioctrl = DDR3_DATA0_IOCTRL_VALUE,
186 .emif_sdram_config_ext = 0xc163,
189 const struct emif_regs ddr3_emif_regs_400Mhz = {
190 .sdram_config = 0x638413B2,
191 .ref_ctrl = 0x00000C30,
192 .sdram_tim1 = 0xEAAAD4DB,
193 .sdram_tim2 = 0x266B7FDA,
194 .sdram_tim3 = 0x107F8678,
195 .read_idle_ctrl = 0x00050000,
196 .zq_config = 0x50074BE4,
197 .temp_alert_config = 0x0,
198 .emif_ddr_phy_ctlr_1 = 0x0E004008,
199 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
200 .emif_ddr_ext_phy_ctrl_2 = 0x00400040,
201 .emif_ddr_ext_phy_ctrl_3 = 0x00400040,
202 .emif_ddr_ext_phy_ctrl_4 = 0x00400040,
203 .emif_ddr_ext_phy_ctrl_5 = 0x00400040,
204 .emif_rd_wr_lvl_rmp_win = 0x0,
205 .emif_rd_wr_lvl_rmp_ctl = 0x0,
206 .emif_rd_wr_lvl_ctl = 0x0,
207 .emif_rd_wr_exec_thresh = 0x80000405,
208 .emif_prio_class_serv_map = 0x80000001,
209 .emif_connect_id_serv_1_map = 0x80000094,
210 .emif_connect_id_serv_2_map = 0x00000000,
211 .emif_cos_config = 0x000FFFFF
214 /* EMIF DDR3 Configurations are different for beta AM43X GP EVMs */
215 const struct emif_regs ddr3_emif_regs_400Mhz_beta = {
216 .sdram_config = 0x638413B2,
217 .ref_ctrl = 0x00000C30,
218 .sdram_tim1 = 0xEAAAD4DB,
219 .sdram_tim2 = 0x266B7FDA,
220 .sdram_tim3 = 0x107F8678,
221 .read_idle_ctrl = 0x00050000,
222 .zq_config = 0x50074BE4,
223 .temp_alert_config = 0x0,
224 .emif_ddr_phy_ctlr_1 = 0x0E004008,
225 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
226 .emif_ddr_ext_phy_ctrl_2 = 0x00000065,
227 .emif_ddr_ext_phy_ctrl_3 = 0x00000091,
228 .emif_ddr_ext_phy_ctrl_4 = 0x000000B5,
229 .emif_ddr_ext_phy_ctrl_5 = 0x000000E5,
230 .emif_rd_wr_exec_thresh = 0x80000405,
231 .emif_prio_class_serv_map = 0x80000001,
232 .emif_connect_id_serv_1_map = 0x80000094,
233 .emif_connect_id_serv_2_map = 0x00000000,
234 .emif_cos_config = 0x000FFFFF
237 /* EMIF DDR3 Configurations are different for production AM43X GP EVMs */
238 const struct emif_regs ddr3_emif_regs_400Mhz_production = {
239 .sdram_config = 0x638413B2,
240 .ref_ctrl = 0x00000C30,
241 .sdram_tim1 = 0xEAAAD4DB,
242 .sdram_tim2 = 0x266B7FDA,
243 .sdram_tim3 = 0x107F8678,
244 .read_idle_ctrl = 0x00050000,
245 .zq_config = 0x50074BE4,
246 .temp_alert_config = 0x0,
247 .emif_ddr_phy_ctlr_1 = 0x0E004008,
248 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
249 .emif_ddr_ext_phy_ctrl_2 = 0x00000066,
250 .emif_ddr_ext_phy_ctrl_3 = 0x00000091,
251 .emif_ddr_ext_phy_ctrl_4 = 0x000000B9,
252 .emif_ddr_ext_phy_ctrl_5 = 0x000000E6,
253 .emif_rd_wr_exec_thresh = 0x80000405,
254 .emif_prio_class_serv_map = 0x80000001,
255 .emif_connect_id_serv_1_map = 0x80000094,
256 .emif_connect_id_serv_2_map = 0x00000000,
257 .emif_cos_config = 0x000FFFFF
260 static const struct emif_regs ddr3_sk_emif_regs_400Mhz = {
261 .sdram_config = 0x638413b2,
262 .sdram_config2 = 0x00000000,
263 .ref_ctrl = 0x00000c30,
264 .sdram_tim1 = 0xeaaad4db,
265 .sdram_tim2 = 0x266b7fda,
266 .sdram_tim3 = 0x107f8678,
267 .read_idle_ctrl = 0x00050000,
268 .zq_config = 0x50074be4,
269 .temp_alert_config = 0x0,
270 .emif_ddr_phy_ctlr_1 = 0x0e084008,
271 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
272 .emif_ddr_ext_phy_ctrl_2 = 0x89,
273 .emif_ddr_ext_phy_ctrl_3 = 0x90,
274 .emif_ddr_ext_phy_ctrl_4 = 0x8e,
275 .emif_ddr_ext_phy_ctrl_5 = 0x8d,
276 .emif_rd_wr_lvl_rmp_win = 0x0,
277 .emif_rd_wr_lvl_rmp_ctl = 0x00000000,
278 .emif_rd_wr_lvl_ctl = 0x00000000,
279 .emif_rd_wr_exec_thresh = 0x80000000,
280 .emif_prio_class_serv_map = 0x80000001,
281 .emif_connect_id_serv_1_map = 0x80000094,
282 .emif_connect_id_serv_2_map = 0x00000000,
283 .emif_cos_config = 0x000FFFFF
286 static const struct emif_regs ddr3_idk_emif_regs_400Mhz = {
287 .sdram_config = 0x61a11b32,
288 .sdram_config2 = 0x00000000,
289 .ref_ctrl = 0x00000c30,
290 .sdram_tim1 = 0xeaaad4db,
291 .sdram_tim2 = 0x266b7fda,
292 .sdram_tim3 = 0x107f8678,
293 .read_idle_ctrl = 0x00050000,
294 .zq_config = 0x50074be4,
295 .temp_alert_config = 0x00000000,
296 .emif_ddr_phy_ctlr_1 = 0x00008009,
297 .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
298 .emif_ddr_ext_phy_ctrl_2 = 0x00000040,
299 .emif_ddr_ext_phy_ctrl_3 = 0x0000003e,
300 .emif_ddr_ext_phy_ctrl_4 = 0x00000051,
301 .emif_ddr_ext_phy_ctrl_5 = 0x00000051,
302 .emif_rd_wr_lvl_rmp_win = 0x00000000,
303 .emif_rd_wr_lvl_rmp_ctl = 0x00000000,
304 .emif_rd_wr_lvl_ctl = 0x00000000,
305 .emif_rd_wr_exec_thresh = 0x00000405,
306 .emif_prio_class_serv_map = 0x00000000,
307 .emif_connect_id_serv_1_map = 0x00000000,
308 .emif_connect_id_serv_2_map = 0x00000000,
309 .emif_cos_config = 0x00ffffff
312 void emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size)
314 if (board_is_eposevm()) {
315 *regs = ext_phy_ctrl_const_base_lpddr2;
316 *size = ARRAY_SIZE(ext_phy_ctrl_const_base_lpddr2);
322 const struct dpll_params *get_dpll_ddr_params(void)
324 int ind = get_sys_clk_index();
326 if (board_is_eposevm())
327 return &epos_evm_dpll_ddr[ind];
328 else if (board_is_evm() || board_is_sk())
329 return &gp_evm_dpll_ddr;
330 else if (board_is_idk())
331 return &idk_dpll_ddr;
333 printf(" Board '%s' not supported\n", board_ti_get_name());
340 * Returns the index for safest OPP of the device to boot.
341 * max_off: Index of the MAX OPP in DEV ATTRIBUTE register.
342 * min_off: Index of the MIN OPP in DEV ATTRIBUTE register.
343 * This data is read from dev_attribute register which is e-fused.
344 * A'1' in bit indicates OPP disabled and not available, a '0' indicates
345 * OPP available. Lowest OPP starts with min_off. So returning the
346 * bit with rightmost '0'.
348 static int get_opp_offset(int max_off, int min_off)
350 struct ctrl_stat *ctrl = (struct ctrl_stat *)CTRL_BASE;
353 /* Bits 0:11 are defined to be the MPU_MAX_FREQ */
354 opp = readl(&ctrl->dev_attr) & ~0xFFFFF000;
356 for (i = max_off; i >= min_off; i--) {
357 offset = opp & (1 << i);
365 const struct dpll_params *get_dpll_mpu_params(void)
367 int opp = get_opp_offset(DEV_ATTR_MAX_OFFSET, DEV_ATTR_MIN_OFFSET);
368 u32 ind = get_sys_clk_index();
370 return &dpll_mpu[ind][opp];
373 const struct dpll_params *get_dpll_core_params(void)
375 int ind = get_sys_clk_index();
377 return &dpll_core[ind];
380 const struct dpll_params *get_dpll_per_params(void)
382 int ind = get_sys_clk_index();
384 return &dpll_per[ind];
387 void scale_vcores_generic(u32 m)
389 int mpu_vdd, ddr_volt;
391 #ifndef CONFIG_DM_I2C
392 if (i2c_probe(TPS65218_CHIP_PM))
395 if (power_tps65218_init(0))
401 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1330MV;
404 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1260MV;
407 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1200MV;
410 mpu_vdd = TPS65218_DCDC_VOLT_SEL_1100MV;
413 mpu_vdd = TPS65218_DCDC_VOLT_SEL_0950MV;
416 puts("Unknown MPU clock, not scaling\n");
420 /* Set DCDC1 (CORE) voltage to 1.1V */
421 if (tps65218_voltage_update(TPS65218_DCDC1,
422 TPS65218_DCDC_VOLT_SEL_1100MV)) {
423 printf("%s failure\n", __func__);
427 /* Set DCDC2 (MPU) voltage */
428 if (tps65218_voltage_update(TPS65218_DCDC2, mpu_vdd)) {
429 printf("%s failure\n", __func__);
433 if (board_is_eposevm())
434 ddr_volt = TPS65218_DCDC3_VOLT_SEL_1200MV;
436 ddr_volt = TPS65218_DCDC3_VOLT_SEL_1350MV;
438 /* Set DCDC3 (DDR) voltage */
439 if (tps65218_voltage_update(TPS65218_DCDC3, ddr_volt)) {
440 printf("%s failure\n", __func__);
445 void scale_vcores_idk(u32 m)
449 #ifndef CONFIG_DM_I2C
450 if (i2c_probe(TPS62362_I2C_ADDR))
453 if (power_tps62362_init(0))
459 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1330MV;
462 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1260MV;
465 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1200MV;
468 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1100MV;
471 mpu_vdd = TPS62362_DCDC_VOLT_SEL_1330MV;
474 puts("Unknown MPU clock, not scaling\n");
477 /* Set VDD_MPU voltage */
478 if (tps62362_voltage_update(TPS62362_SET3, mpu_vdd)) {
479 printf("%s failure\n", __func__);
483 void gpi2c_init(void)
485 /* When needed to be invoked prior to BSS initialization */
486 static bool first_time = true;
489 enable_i2c0_pin_mux();
490 #ifndef CONFIG_DM_I2C
491 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED,
492 CONFIG_SYS_OMAP24_I2C_SLAVE);
498 void scale_vcores(void)
500 const struct dpll_params *mpu_params;
502 /* Ensure I2C is initialized for PMIC configuration */
505 /* Get the frequency */
506 mpu_params = get_dpll_mpu_params();
509 scale_vcores_idk(mpu_params->m);
511 scale_vcores_generic(mpu_params->m);
514 void set_uart_mux_conf(void)
516 enable_uart0_pin_mux();
519 void set_mux_conf_regs(void)
521 enable_board_pin_mux();
524 static void enable_vtt_regulator(void)
529 writel(GPIO_CTRL_ENABLEMODULE, AM33XX_GPIO5_BASE + OMAP_GPIO_CTRL);
531 /* enable output for GPIO5_7 */
532 writel(GPIO_SETDATAOUT(7),
533 AM33XX_GPIO5_BASE + OMAP_GPIO_SETDATAOUT);
534 temp = readl(AM33XX_GPIO5_BASE + OMAP_GPIO_OE);
535 temp = temp & ~(GPIO_OE_ENABLE(7));
536 writel(temp, AM33XX_GPIO5_BASE + OMAP_GPIO_OE);
548 * In the rtc_only+DRR in self-refresh boot path we have the board type info
549 * in the rtc scratch pad register hence we bypass the costly i2c reads to
550 * eeprom and directly programthe board name string
552 void rtc_only_update_board_type(u32 btype)
554 const char *name = "";
555 const char *rev = "1.0";
561 case RTC_BOARD_EVM14:
565 case RTC_BOARD_EVM12:
569 case RTC_BOARD_GPEVM:
576 ti_i2c_eeprom_am_set(name, rev);
579 u32 rtc_only_get_board_type(void)
581 if (board_is_eposevm())
582 return RTC_BOARD_EPOS;
583 else if (board_is_evm_14_or_later())
584 return RTC_BOARD_EVM14;
585 else if (board_is_evm_12_or_later())
586 return RTC_BOARD_EVM12;
587 else if (board_is_gpevm())
588 return RTC_BOARD_GPEVM;
589 else if (board_is_sk())
595 void sdram_init(void)
598 * EPOS EVM has 1GB LPDDR2 connected to EMIF.
599 * GP EMV has 1GB DDR3 connected to EMIF
600 * along with VTT regulator.
602 if (board_is_eposevm()) {
603 config_ddr(0, &ioregs_lpddr2, NULL, NULL, &emif_regs_lpddr2, 0);
604 } else if (board_is_evm_14_or_later()) {
605 enable_vtt_regulator();
606 config_ddr(0, &ioregs_ddr3, NULL, NULL,
607 &ddr3_emif_regs_400Mhz_production, 0);
608 } else if (board_is_evm_12_or_later()) {
609 enable_vtt_regulator();
610 config_ddr(0, &ioregs_ddr3, NULL, NULL,
611 &ddr3_emif_regs_400Mhz_beta, 0);
612 } else if (board_is_evm()) {
613 enable_vtt_regulator();
614 config_ddr(0, &ioregs_ddr3, NULL, NULL,
615 &ddr3_emif_regs_400Mhz, 0);
616 } else if (board_is_sk()) {
617 config_ddr(400, &ioregs_ddr3, NULL, NULL,
618 &ddr3_sk_emif_regs_400Mhz, 0);
619 } else if (board_is_idk()) {
620 config_ddr(400, &ioregs_ddr3, NULL, NULL,
621 &ddr3_idk_emif_regs_400Mhz, 0);
626 /* setup board specific PMIC */
627 int power_init_board(void)
630 #ifndef CONFIG_DM_I2C
631 struct pmic *p = NULL;
633 if (board_is_idk()) {
634 rc = power_tps62362_init(0);
637 #ifndef CONFIG_DM_I2C
638 p = pmic_get("TPS62362");
639 if (!p || pmic_probe(p))
642 puts("PMIC: TPS62362\n");
644 rc = power_tps65218_init(0);
647 #ifndef CONFIG_DM_I2C
648 p = pmic_get("TPS65218_PMIC");
649 if (!p || pmic_probe(p))
652 puts("PMIC: TPS65218\n");
660 struct l3f_cfg_bwlimiter *bwlimiter = (struct l3f_cfg_bwlimiter *)L3F_CFG_BWLIMITER;
661 u32 mreqprio_0, mreqprio_1, modena_init0_bw_fractional,
662 modena_init0_bw_integer, modena_init0_watermark_0;
664 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
668 * Call this to initialize *ctrl again
672 /* Clear all important bits for DSS errata that may need to be tweaked*/
673 mreqprio_0 = readl(&cdev->mreqprio_0) & MREQPRIO_0_SAB_INIT1_MASK &
674 MREQPRIO_0_SAB_INIT0_MASK;
676 mreqprio_1 = readl(&cdev->mreqprio_1) & MREQPRIO_1_DSS_MASK;
678 modena_init0_bw_fractional = readl(&bwlimiter->modena_init0_bw_fractional) &
679 BW_LIMITER_BW_FRAC_MASK;
681 modena_init0_bw_integer = readl(&bwlimiter->modena_init0_bw_integer) &
682 BW_LIMITER_BW_INT_MASK;
684 modena_init0_watermark_0 = readl(&bwlimiter->modena_init0_watermark_0) &
685 BW_LIMITER_BW_WATERMARK_MASK;
687 /* Setting MReq Priority of the DSS*/
691 * Set L3 Fast Configuration Register
692 * Limiting bandwith for ARM core to 700 MBPS
694 modena_init0_bw_fractional |= 0x10;
695 modena_init0_bw_integer |= 0x3;
697 writel(mreqprio_0, &cdev->mreqprio_0);
698 writel(mreqprio_1, &cdev->mreqprio_1);
700 writel(modena_init0_bw_fractional, &bwlimiter->modena_init0_bw_fractional);
701 writel(modena_init0_bw_integer, &bwlimiter->modena_init0_bw_integer);
702 writel(modena_init0_watermark_0, &bwlimiter->modena_init0_watermark_0);
707 #ifdef CONFIG_BOARD_LATE_INIT
708 int board_late_init(void)
710 #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
711 set_board_info_env(NULL);
714 * Default FIT boot on HS devices. Non FIT images are not allowed
717 if (get_device_type() == HS_DEVICE)
718 env_set("boot_fit", "1");
724 #ifdef CONFIG_USB_DWC3
725 static struct dwc3_device usb_otg_ss1 = {
726 .maximum_speed = USB_SPEED_HIGH,
727 .base = USB_OTG_SS1_BASE,
728 .tx_fifo_resize = false,
732 static struct dwc3_omap_device usb_otg_ss1_glue = {
733 .base = (void *)USB_OTG_SS1_GLUE_BASE,
734 .utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
738 static struct ti_usb_phy_device usb_phy1_device = {
739 .usb2_phy_power = (void *)USB2_PHY1_POWER,
743 static struct dwc3_device usb_otg_ss2 = {
744 .maximum_speed = USB_SPEED_HIGH,
745 .base = USB_OTG_SS2_BASE,
746 .tx_fifo_resize = false,
750 static struct dwc3_omap_device usb_otg_ss2_glue = {
751 .base = (void *)USB_OTG_SS2_GLUE_BASE,
752 .utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
756 static struct ti_usb_phy_device usb_phy2_device = {
757 .usb2_phy_power = (void *)USB2_PHY2_POWER,
761 int usb_gadget_handle_interrupts(int index)
765 status = dwc3_omap_uboot_interrupt_status(index);
767 dwc3_uboot_handle_interrupt(index);
771 #endif /* CONFIG_USB_DWC3 */
773 #if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP)
774 int board_usb_init(int index, enum usb_init_type init)
776 enable_usb_clocks(index);
777 #ifdef CONFIG_USB_DWC3
780 if (init == USB_INIT_DEVICE) {
781 usb_otg_ss1.dr_mode = USB_DR_MODE_PERIPHERAL;
782 usb_otg_ss1_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
783 dwc3_omap_uboot_init(&usb_otg_ss1_glue);
784 ti_usb_phy_uboot_init(&usb_phy1_device);
785 dwc3_uboot_init(&usb_otg_ss1);
789 if (init == USB_INIT_DEVICE) {
790 usb_otg_ss2.dr_mode = USB_DR_MODE_PERIPHERAL;
791 usb_otg_ss2_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
792 ti_usb_phy_uboot_init(&usb_phy2_device);
793 dwc3_omap_uboot_init(&usb_otg_ss2_glue);
794 dwc3_uboot_init(&usb_otg_ss2);
798 printf("Invalid Controller Index\n");
805 int board_usb_cleanup(int index, enum usb_init_type init)
807 #ifdef CONFIG_USB_DWC3
811 if (init == USB_INIT_DEVICE) {
812 ti_usb_phy_uboot_exit(index);
813 dwc3_uboot_exit(index);
814 dwc3_omap_uboot_exit(index);
818 printf("Invalid Controller Index\n");
821 disable_usb_clocks(index);
825 #endif /* defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP) */
827 #ifdef CONFIG_DRIVER_TI_CPSW
829 static void cpsw_control(int enabled)
831 /* Additional controls can be added here */
835 static struct cpsw_slave_data cpsw_slaves[] = {
837 .slave_reg_ofs = 0x208,
838 .sliver_reg_ofs = 0xd80,
842 .slave_reg_ofs = 0x308,
843 .sliver_reg_ofs = 0xdc0,
848 static struct cpsw_platform_data cpsw_data = {
849 .mdio_base = CPSW_MDIO_BASE,
850 .cpsw_base = CPSW_BASE,
853 .cpdma_reg_ofs = 0x800,
855 .slave_data = cpsw_slaves,
856 .ale_reg_ofs = 0xd00,
858 .host_port_reg_ofs = 0x108,
859 .hw_stats_reg_ofs = 0x900,
860 .bd_ram_ofs = 0x2000,
861 .mac_control = (1 << 5),
862 .control = cpsw_control,
864 .version = CPSW_CTRL_VERSION_2,
867 int board_eth_init(bd_t *bis)
871 uint32_t mac_hi, mac_lo;
873 /* try reading mac address from efuse */
874 mac_lo = readl(&cdev->macid0l);
875 mac_hi = readl(&cdev->macid0h);
876 mac_addr[0] = mac_hi & 0xFF;
877 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
878 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
879 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
880 mac_addr[4] = mac_lo & 0xFF;
881 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
883 if (!env_get("ethaddr")) {
884 puts("<ethaddr> not set. Validating first E-fuse MAC\n");
885 if (is_valid_ethaddr(mac_addr))
886 eth_env_set_enetaddr("ethaddr", mac_addr);
889 mac_lo = readl(&cdev->macid1l);
890 mac_hi = readl(&cdev->macid1h);
891 mac_addr[0] = mac_hi & 0xFF;
892 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
893 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
894 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
895 mac_addr[4] = mac_lo & 0xFF;
896 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
898 if (!env_get("eth1addr")) {
899 if (is_valid_ethaddr(mac_addr))
900 eth_env_set_enetaddr("eth1addr", mac_addr);
903 if (board_is_eposevm()) {
904 writel(RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE, &cdev->miisel);
905 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RMII;
906 cpsw_slaves[0].phy_addr = 16;
907 } else if (board_is_sk()) {
908 writel(RGMII_MODE_ENABLE, &cdev->miisel);
909 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII;
910 cpsw_slaves[0].phy_addr = 4;
911 cpsw_slaves[1].phy_addr = 5;
912 } else if (board_is_idk()) {
913 writel(RGMII_MODE_ENABLE, &cdev->miisel);
914 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII;
915 cpsw_slaves[0].phy_addr = 0;
917 writel(RGMII_MODE_ENABLE, &cdev->miisel);
918 cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII;
919 cpsw_slaves[0].phy_addr = 0;
922 rv = cpsw_register(&cpsw_data);
924 printf("Error %d registering CPSW switch\n", rv);
930 #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
931 int ft_board_setup(void *blob, bd_t *bd)
933 ft_cpu_setup(blob, bd);
939 #if defined(CONFIG_SPL_LOAD_FIT) || defined(CONFIG_DTB_RESELECT)
940 int board_fit_config_name_match(const char *name)
942 bool eeprom_read = board_ti_was_eeprom_read();
944 if (!strcmp(name, "am4372-generic") && !eeprom_read)
946 else if (board_is_evm() && !strcmp(name, "am437x-gp-evm"))
948 else if (board_is_sk() && !strcmp(name, "am437x-sk-evm"))
950 else if (board_is_eposevm() && !strcmp(name, "am43x-epos-evm"))
952 else if (board_is_idk() && !strcmp(name, "am437x-idk-evm"))
959 #ifdef CONFIG_DTB_RESELECT
960 int embedded_dtb_select(void)
969 #ifdef CONFIG_TI_SECURE_DEVICE
970 void board_fit_image_post_process(void **p_image, size_t *p_size)
972 secure_boot_verify_image(p_image, p_size);
975 void board_tee_image_process(ulong tee_image, size_t tee_size)
977 secure_tee_install((u32)tee_image);
980 U_BOOT_FIT_LOADABLE_HANDLER(IH_TYPE_TEE, board_tee_image_process);