1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
8 * T1024/T1023 RDB board configuration file
14 #include <linux/stringify.h>
16 /* High Level Configuration Options */
17 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
18 #define CONFIG_ENABLE_36BIT_PHYS
20 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
21 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
23 /* support deep sleep */
24 #ifdef CONFIG_ARCH_T1024
25 #define CONFIG_DEEP_SLEEP
28 #ifdef CONFIG_RAMBOOT_PBL
29 #define CONFIG_SPL_FLUSH_IMAGE
30 #define CONFIG_SPL_PAD_TO 0x40000
31 #define CONFIG_SPL_MAX_SIZE 0x28000
32 #define RESET_VECTOR_OFFSET 0x27FFC
33 #define BOOT_PAGE_OFFSET 0x27000
34 #ifdef CONFIG_SPL_BUILD
35 #define CONFIG_SPL_SKIP_RELOCATE
36 #define CONFIG_SPL_COMMON_INIT_DDR
37 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
40 #ifdef CONFIG_MTD_RAW_NAND
41 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
42 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
43 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
46 #ifdef CONFIG_SPIFLASH
47 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
48 #define CONFIG_SPL_SPI_FLASH_MINIMAL
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
51 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
52 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
53 #ifndef CONFIG_SPL_BUILD
54 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
59 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
60 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
61 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
62 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
63 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
64 #ifndef CONFIG_SPL_BUILD
65 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
69 #endif /* CONFIG_RAMBOOT_PBL */
71 #ifndef CONFIG_RESET_VECTOR_ADDRESS
72 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
75 /* PCIe Boot - Master */
76 #define CONFIG_SRIO_PCIE_BOOT_MASTER
78 * for slave u-boot IMAGE instored in master memory space,
79 * PHYS must be aligned based on the SIZE
81 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
82 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
83 #ifdef CONFIG_PHYS_64BIT
84 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
85 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
87 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
88 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
91 * for slave UCODE and ENV instored in master memory space,
92 * PHYS must be aligned based on the SIZE
94 #ifdef CONFIG_PHYS_64BIT
95 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
96 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
98 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
99 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
101 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
102 /* slave core release by master*/
103 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
104 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
106 /* PCIe Boot - Slave */
107 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
108 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
109 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
110 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
111 /* Set 1M boot space for PCIe boot */
112 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
113 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
114 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
115 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
119 * These can be toggled for performance analysis, otherwise use default.
121 #define CONFIG_SYS_CACHE_STASHING
122 #define CONFIG_BACKSIDE_L2_CACHE
123 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
124 #ifdef CONFIG_DDR_ECC
125 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
129 * Config the L3 Cache as L3 SRAM
131 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
132 #define CONFIG_SYS_L3_SIZE (256 << 10)
133 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
134 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
135 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
136 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
137 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
139 #ifdef CONFIG_PHYS_64BIT
140 #define CONFIG_SYS_DCSRBAR 0xf0000000
141 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
145 #define CONFIG_SYS_I2C_EEPROM_NXID
146 #define CONFIG_SYS_EEPROM_BUS_NUM 0
151 #define CONFIG_VERY_BIG_RAM
152 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
153 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
154 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
155 #if defined(CONFIG_TARGET_T1024RDB)
156 #define CONFIG_SYS_SPD_BUS_NUM 0
157 #define SPD_EEPROM_ADDRESS 0x51
158 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
159 #elif defined(CONFIG_TARGET_T1023RDB)
160 #define CONFIG_SYS_DDR_RAW_TIMING
161 #define CONFIG_SYS_SDRAM_SIZE 2048
167 #define CONFIG_SYS_FLASH_BASE 0xe8000000
168 #ifdef CONFIG_PHYS_64BIT
169 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
171 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
174 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
175 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
176 CSPR_PORT_SIZE_16 | \
179 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
181 /* NOR Flash Timing Params */
182 #if defined(CONFIG_TARGET_T1024RDB)
183 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
184 #elif defined(CONFIG_TARGET_T1023RDB)
185 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
186 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
188 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
189 FTIM0_NOR_TEADC(0x5) | \
190 FTIM0_NOR_TEAHC(0x5))
191 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
192 FTIM1_NOR_TRAD_NOR(0x1A) |\
193 FTIM1_NOR_TSEQRAD_NOR(0x13))
194 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
195 FTIM2_NOR_TCH(0x4) | \
196 FTIM2_NOR_TWPH(0x0E) | \
198 #define CONFIG_SYS_NOR_FTIM3 0x0
200 #define CONFIG_SYS_FLASH_QUIET_TEST
201 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
203 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
204 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
205 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
207 #define CONFIG_SYS_FLASH_EMPTY_INFO
208 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
210 #ifdef CONFIG_TARGET_T1024RDB
212 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
213 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
214 #define CONFIG_SYS_CSPR2_EXT (0xf)
215 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
219 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
220 #define CONFIG_SYS_CSOR2 0x0
222 /* CPLD Timing parameters for IFC CS2 */
223 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
224 FTIM0_GPCM_TEADC(0x0e) | \
225 FTIM0_GPCM_TEAHC(0x0e))
226 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
227 FTIM1_GPCM_TRAD(0x1f))
228 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
229 FTIM2_GPCM_TCH(0x8) | \
230 FTIM2_GPCM_TWP(0x1f))
231 #define CONFIG_SYS_CS2_FTIM3 0x0
234 /* NAND Flash on IFC */
235 #define CONFIG_SYS_NAND_BASE 0xff800000
236 #ifdef CONFIG_PHYS_64BIT
237 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
239 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
241 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
242 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
243 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
244 | CSPR_MSEL_NAND /* MSEL = NAND */ \
246 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
248 #if defined(CONFIG_TARGET_T1024RDB)
249 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
250 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
251 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
252 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
253 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
254 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
255 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
256 #elif defined(CONFIG_TARGET_T1023RDB)
257 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
258 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
259 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
260 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
261 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
262 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
263 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
266 /* ONFI NAND Flash mode0 Timing Params */
267 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
268 FTIM0_NAND_TWP(0x18) | \
269 FTIM0_NAND_TWCHT(0x07) | \
270 FTIM0_NAND_TWH(0x0a))
271 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
272 FTIM1_NAND_TWBE(0x39) | \
273 FTIM1_NAND_TRR(0x0e) | \
274 FTIM1_NAND_TRP(0x18))
275 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
276 FTIM2_NAND_TREH(0x0a) | \
277 FTIM2_NAND_TWHRE(0x1e))
278 #define CONFIG_SYS_NAND_FTIM3 0x0
280 #define CONFIG_SYS_NAND_DDR_LAW 11
281 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
282 #define CONFIG_SYS_MAX_NAND_DEVICE 1
284 #if defined(CONFIG_MTD_RAW_NAND)
285 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
286 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
287 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
288 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
289 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
290 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
291 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
292 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
293 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
294 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
295 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
296 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
297 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
298 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
299 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
300 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
302 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
303 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
304 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
305 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
306 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
307 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
308 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
309 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
310 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
311 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
312 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
313 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
314 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
315 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
316 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
317 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
320 #ifdef CONFIG_SPL_BUILD
321 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
323 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
326 #if defined(CONFIG_RAMBOOT_PBL)
327 #define CONFIG_SYS_RAMBOOT
330 #define CONFIG_HWCONFIG
332 /* define to use L1 as initial stack */
333 #define CONFIG_L1_INIT_RAM
334 #define CONFIG_SYS_INIT_RAM_LOCK
335 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
336 #ifdef CONFIG_PHYS_64BIT
337 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
338 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
339 /* The assembler doesn't like typecast */
340 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
341 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
342 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
344 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
345 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
346 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
348 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
350 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
351 GENERATED_GBL_DATA_SIZE)
352 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
354 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
357 #define CONFIG_SYS_NS16550_SERIAL
358 #define CONFIG_SYS_NS16550_REG_SIZE 1
359 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
361 #define CONFIG_SYS_BAUDRATE_TABLE \
362 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
364 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
365 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
366 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
367 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
370 #undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
371 #ifdef CONFIG_FSL_DIU_FB
372 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
373 #define CONFIG_VIDEO_BMP_LOGO
375 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
376 * disable empty flash sector detection, which is I/O-intensive.
378 #undef CONFIG_SYS_FLASH_EMPTY_INFO
383 #define I2C_PCA6408_BUS_NUM 1
384 #define I2C_PCA6408_ADDR 0x20
386 /* I2C bus multiplexer */
387 #define I2C_MUX_CH_DEFAULT 0x8
393 #define CONFIG_RTC_DS1337 1
394 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
397 * eSPI - Enhanced SPI
402 * Memory space is mapped 1-1, but I/O space must start from 0.
404 #define CONFIG_PCIE1 /* PCIE controller 1 */
405 #define CONFIG_PCIE2 /* PCIE controller 2 */
406 #define CONFIG_PCIE3 /* PCIE controller 3 */
409 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
411 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
412 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
413 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
414 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
417 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
419 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
420 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
421 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
422 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
425 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
427 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
428 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
429 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
430 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
433 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
434 #endif /* CONFIG_PCI */
439 #define CONFIG_HAS_FSL_DR_USB
441 #ifdef CONFIG_HAS_FSL_DR_USB
442 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
449 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
453 #ifndef CONFIG_NOBQFMAN
454 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
455 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
456 #ifdef CONFIG_PHYS_64BIT
457 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
459 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
461 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
462 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
463 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
464 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
465 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
466 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
467 CONFIG_SYS_BMAN_CENA_SIZE)
468 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
469 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
470 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
471 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
472 #ifdef CONFIG_PHYS_64BIT
473 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
475 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
477 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
478 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
479 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
480 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
481 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
482 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
483 CONFIG_SYS_QMAN_CENA_SIZE)
484 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
485 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
487 #define CONFIG_SYS_DPAA_FMAN
489 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
490 #endif /* CONFIG_NOBQFMAN */
492 #ifdef CONFIG_SYS_DPAA_FMAN
493 #if defined(CONFIG_TARGET_T1024RDB)
494 #define RGMII_PHY1_ADDR 0x2
495 #define RGMII_PHY2_ADDR 0x6
496 #define SGMII_AQR_PHY_ADDR 0x2
497 #define FM1_10GEC1_PHY_ADDR 0x1
498 #elif defined(CONFIG_TARGET_T1023RDB)
499 #define RGMII_PHY1_ADDR 0x1
500 #define SGMII_RTK_PHY_ADDR 0x3
501 #define SGMII_AQR_PHY_ADDR 0x2
506 * Dynamic MTD Partition support with mtdparts
512 #define CONFIG_LOADS_ECHO /* echo on for serial download */
513 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
516 * Miscellaneous configurable options
520 * For booting Linux, the board info and command line data
521 * have to be in the first 64 MB of memory, since this is
522 * the maximum mapped by the Linux kernel during initialization.
524 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
525 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
528 * Environment Configuration
530 #define CONFIG_ROOTPATH "/opt/nfsroot"
531 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
532 #define __USB_PHY_TYPE utmi
534 #ifdef CONFIG_ARCH_T1024
535 #define CONFIG_BOARDNAME t1024rdb
536 #define BANK_INTLV cs0_cs1
538 #define CONFIG_BOARDNAME t1023rdb
539 #define BANK_INTLV null
542 #define CONFIG_EXTRA_ENV_SETTINGS \
543 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
544 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
545 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
546 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
547 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
548 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
549 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
550 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
551 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
553 "tftpflash=tftpboot $loadaddr $uboot && " \
554 "protect off $ubootaddr +$filesize && " \
555 "erase $ubootaddr +$filesize && " \
556 "cp.b $loadaddr $ubootaddr $filesize && " \
557 "protect on $ubootaddr +$filesize && " \
558 "cmp.b $loadaddr $ubootaddr $filesize\0" \
559 "consoledev=ttyS0\0" \
560 "ramdiskaddr=2000000\0" \
561 "fdtaddr=1e00000\0" \
564 #include <asm/fsl_secure_boot.h>
566 #endif /* __T1024RDB_H */