2 * Copyright (C) Freescale Semiconductor, Inc. 2006.
4 * SPDX-License-Identifier: GPL-2.0+
8 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
18 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
19 0xF001_0000-0xF001_FFFF Local bus expansion slot
20 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
26 Bus Addr Part No. Description Length Location
27 ----------------------------------------------------------------
28 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
30 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
43 #if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
44 #define CONFIG_SYS_LOWBOOT
48 * High Level Configuration Options
50 #define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
51 #define CONFIG_MPC8349 /* MPC8349 specific */
53 #ifndef CONFIG_SYS_TEXT_BASE
54 #define CONFIG_SYS_TEXT_BASE 0xFEF00000
57 #define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
59 #define CONFIG_MISC_INIT_F
60 #define CONFIG_MISC_INIT_R
66 #ifdef CONFIG_MPC8349ITX
67 /* The CF card interface on the back of the board */
68 #define CONFIG_COMPACT_FLASH
69 #define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
70 #define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
71 #define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
74 #define CONFIG_RTC_DS1337
75 #define CONFIG_SYS_I2C
76 #define CONFIG_TSEC_ENET /* TSEC Ethernet support */
79 * Device configurations
84 #define CONFIG_SYS_I2C_FSL
85 #define CONFIG_SYS_FSL_I2C_SPEED 400000
86 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
87 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
88 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
89 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
90 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
92 #define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
93 #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
95 #define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
96 #define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
97 #define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
98 #define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
99 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
100 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
101 #define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
103 /* Don't probe these addresses: */
104 #define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
105 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
106 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
107 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
108 /* Bit definitions for the 8574[A] I2C expander */
109 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
110 #define I2C_8574_REVISION 0x03
111 #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
112 #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
113 #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
114 #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
119 #ifdef CONFIG_COMPACT_FLASH
121 #define CONFIG_SYS_IDE_MAXBUS 1
122 #define CONFIG_SYS_IDE_MAXDEVICE 1
124 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
125 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
126 #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
127 #define CONFIG_SYS_ATA_REG_OFFSET 0
128 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
129 #define CONFIG_SYS_ATA_STRIDE 2
131 /* If a CF card is not inserted, time out quickly */
132 #define ATA_RESET_TIME 1
139 #ifdef CONFIG_SATA_SIL3114
141 #define CONFIG_SYS_SATA_MAX_DEVICE 4
142 #define CONFIG_LIBATA
147 #ifdef CONFIG_SYS_USB_HOST
151 #define CONFIG_USB_EHCI
152 #define CONFIG_USB_EHCI_FSL
154 /* Current USB implementation supports the only USB controller,
155 * so we have to choose between the MPH or the DR ones */
157 #define CONFIG_HAS_FSL_MPH_USB
159 #define CONFIG_HAS_FSL_DR_USB
167 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
168 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
169 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
170 #define CONFIG_SYS_83XX_DDR_USES_CS0
171 #define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
172 #define CONFIG_SYS_MEMTEST_END 0x2000
174 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
175 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
177 #define CONFIG_VERY_BIG_RAM
178 #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
180 #ifdef CONFIG_SYS_I2C
181 #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
184 /* No SPD? Then manually set up DDR parameters */
185 #ifndef CONFIG_SPD_EEPROM
186 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
187 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
188 | CSCONFIG_ROW_BIT_13 \
189 | CSCONFIG_COL_BIT_10)
191 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
192 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
196 *Flash on the Local Bus
199 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
200 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
201 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
202 #define CONFIG_SYS_FLASH_EMPTY_INFO
203 /* 127 64KB sectors + 8 8KB sectors per device */
204 #define CONFIG_SYS_MAX_FLASH_SECT 135
205 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
206 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
207 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
209 /* The ITX has two flash chips, but the ITX-GP has only one. To support both
210 boards, we say we have two, but don't display a message if we find only one. */
211 #define CONFIG_SYS_FLASH_QUIET_TEST
212 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
213 #define CONFIG_SYS_FLASH_BANKS_LIST \
214 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
215 #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
216 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
220 #ifdef CONFIG_VSC7385_ENET
224 /* The flash address and size of the VSC7385 firmware image */
225 #define CONFIG_VSC7385_IMAGE 0xFEFFE000
226 #define CONFIG_VSC7385_IMAGE_SIZE 8192
231 * BRx, ORx, LBLAWBARx, and LBLAWARx
236 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
240 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
249 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
250 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
254 #define CONFIG_SYS_VSC7385_BASE 0xF8000000
256 #ifdef CONFIG_VSC7385_ENET
258 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
262 #define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
271 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
272 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
278 #define CONFIG_SYS_LED_BASE 0xF9000000
279 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
283 #define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
294 #ifdef CONFIG_COMPACT_FLASH
296 #define CONFIG_SYS_CF_BASE 0xF0000000
298 #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
302 #define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
304 #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
305 #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
310 * U-Boot memory configuration
312 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
314 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
315 #define CONFIG_SYS_RAMBOOT
317 #undef CONFIG_SYS_RAMBOOT
320 #define CONFIG_SYS_INIT_RAM_LOCK
321 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
322 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
324 #define CONFIG_SYS_GBL_DATA_OFFSET \
325 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
326 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
328 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
329 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
330 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
333 * Local Bus LCRR and LBCR regs
334 * LCRR: DLL bypass, Clock divider is 4
335 * External Local Bus rate is
336 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
338 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
339 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
340 #define CONFIG_SYS_LBC_LBCR 0x00000000
342 /* LB sdram refresh timer, about 6us */
343 #define CONFIG_SYS_LBC_LSRT 0x32000000
344 /* LB refresh timer prescal, 266MHz/32*/
345 #define CONFIG_SYS_LBC_MRTPR 0x20000000
350 #define CONFIG_CONS_INDEX 1
351 #define CONFIG_SYS_NS16550_SERIAL
352 #define CONFIG_SYS_NS16550_REG_SIZE 1
353 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
355 #define CONFIG_SYS_BAUDRATE_TABLE \
356 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
358 #define CONSOLE ttyS0
360 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
361 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
367 #define CONFIG_PCI_INDIRECT_BRIDGE
369 #define CONFIG_MPC83XX_PCI2
373 * Addresses are mapped 1-1.
375 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
376 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
377 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
378 #define CONFIG_SYS_PCI1_MMIO_BASE \
379 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
380 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
381 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
382 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
383 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
384 #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
386 #ifdef CONFIG_MPC83XX_PCI2
387 #define CONFIG_SYS_PCI2_MEM_BASE \
388 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
389 #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
390 #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
391 #define CONFIG_SYS_PCI2_MMIO_BASE \
392 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
393 #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
394 #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
395 #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
396 #define CONFIG_SYS_PCI2_IO_PHYS \
397 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
398 #define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
401 #ifndef CONFIG_PCI_PNP
402 #define PCI_ENET0_IOADDR 0x00000000
403 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
404 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
407 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
411 #define CONFIG_PCI_66M
412 #ifdef CONFIG_PCI_66M
413 #define CONFIG_83XX_CLKIN 66666666 /* in Hz */
415 #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
420 #ifdef CONFIG_TSEC_ENET
423 #define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
428 #define CONFIG_HAS_ETH0
429 #define CONFIG_TSEC1_NAME "TSEC0"
430 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
431 #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
432 #define TSEC1_PHYIDX 0
433 #define TSEC1_FLAGS TSEC_GIGABIT
437 #define CONFIG_HAS_ETH1
438 #define CONFIG_TSEC2_NAME "TSEC1"
439 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
441 #define TSEC2_PHY_ADDR 4
442 #define TSEC2_PHYIDX 0
443 #define TSEC2_FLAGS TSEC_GIGABIT
446 #define CONFIG_ETHPRIME "Freescale TSEC"
453 #define CONFIG_ENV_OVERWRITE
455 #ifndef CONFIG_SYS_RAMBOOT
456 #define CONFIG_ENV_IS_IN_FLASH
457 #define CONFIG_ENV_ADDR \
458 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
459 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
460 #define CONFIG_ENV_SIZE 0x2000
462 #undef CONFIG_FLASH_CFI_DRIVER
463 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
464 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
465 #define CONFIG_ENV_SIZE 0x2000
468 #define CONFIG_LOADS_ECHO /* echo on for serial download */
469 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
474 #define CONFIG_BOOTP_BOOTFILESIZE
475 #define CONFIG_BOOTP_BOOTPATH
476 #define CONFIG_BOOTP_GATEWAY
477 #define CONFIG_BOOTP_HOSTNAME
480 * Command line configuration.
482 #define CONFIG_CMD_DATE
483 #define CONFIG_CMD_IRQ
484 #define CONFIG_CMD_SDRAM
486 #if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
487 || defined(CONFIG_USB_STORAGE)
488 #define CONFIG_SUPPORT_VFAT
491 #ifdef CONFIG_COMPACT_FLASH
492 #define CONFIG_CMD_IDE
495 #ifdef CONFIG_SATA_SIL3114
496 #define CONFIG_CMD_SATA
499 #if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
503 #define CONFIG_CMD_PCI
507 #undef CONFIG_WATCHDOG /* watchdog disabled */
510 * Miscellaneous configurable options
512 #define CONFIG_SYS_LONGHELP /* undef to save memory */
513 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
514 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
516 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
517 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
519 #if defined(CONFIG_CMD_KGDB)
520 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
522 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
525 /* Print Buffer Size */
526 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
527 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
528 /* Boot Argument Buffer Size */
529 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
532 * For booting Linux, the board info and command line data
533 * have to be in the first 256 MB of memory, since this is
534 * the maximum mapped by the Linux kernel during initialization.
536 /* Initial Memory map for Linux*/
537 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
538 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
540 #define CONFIG_SYS_HRCW_LOW (\
541 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
542 HRCWL_DDR_TO_SCB_CLK_1X1 |\
543 HRCWL_CSB_TO_CLKIN_4X1 |\
545 HRCWL_CORE_TO_CSB_2X1)
547 #ifdef CONFIG_SYS_LOWBOOT
548 #define CONFIG_SYS_HRCW_HIGH (\
551 HRCWH_PCI1_ARBITER_ENABLE |\
552 HRCWH_PCI2_ARBITER_ENABLE |\
554 HRCWH_FROM_0X00000100 |\
555 HRCWH_BOOTSEQ_DISABLE |\
556 HRCWH_SW_WATCHDOG_DISABLE |\
557 HRCWH_ROM_LOC_LOCAL_16BIT |\
558 HRCWH_TSEC1M_IN_GMII |\
559 HRCWH_TSEC2M_IN_GMII)
561 #define CONFIG_SYS_HRCW_HIGH (\
564 HRCWH_PCI1_ARBITER_ENABLE |\
565 HRCWH_PCI2_ARBITER_ENABLE |\
567 HRCWH_FROM_0XFFF00100 |\
568 HRCWH_BOOTSEQ_DISABLE |\
569 HRCWH_SW_WATCHDOG_DISABLE |\
570 HRCWH_ROM_LOC_LOCAL_16BIT |\
571 HRCWH_TSEC1M_IN_GMII |\
572 HRCWH_TSEC2M_IN_GMII)
578 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
579 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
580 #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
581 #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
582 #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
583 #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
584 #define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
585 #define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
590 /* Needed for gigabit to work on TSEC 1 */
591 #define CONFIG_SYS_SICRH SICRH_TSOBI1
592 /* USB DR as device + USB MPH as host */
593 #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
595 #define CONFIG_SYS_HID0_INIT 0x00000000
596 #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
598 #define CONFIG_SYS_HID2 HID2_HBE
599 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
602 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
605 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
612 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
615 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
619 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
621 | BATL_CACHEINHIBIT \
622 | BATL_GUARDEDSTORAGE)
623 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
628 #define CONFIG_SYS_IBAT1L 0
629 #define CONFIG_SYS_IBAT1U 0
630 #define CONFIG_SYS_IBAT2L 0
631 #define CONFIG_SYS_IBAT2U 0
634 #ifdef CONFIG_MPC83XX_PCI2
635 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
638 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
642 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
644 | BATL_CACHEINHIBIT \
645 | BATL_GUARDEDSTORAGE)
646 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
651 #define CONFIG_SYS_IBAT3L 0
652 #define CONFIG_SYS_IBAT3U 0
653 #define CONFIG_SYS_IBAT4L 0
654 #define CONFIG_SYS_IBAT4U 0
657 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
658 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
660 | BATL_CACHEINHIBIT \
661 | BATL_GUARDEDSTORAGE)
662 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
667 /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
668 #define CONFIG_SYS_IBAT6L (0xF0000000 \
670 | BATL_MEMCOHERENCE \
671 | BATL_GUARDEDSTORAGE)
672 #define CONFIG_SYS_IBAT6U (0xF0000000 \
677 #define CONFIG_SYS_IBAT7L 0
678 #define CONFIG_SYS_IBAT7U 0
680 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
681 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
682 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
683 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
684 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
685 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
686 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
687 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
688 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
689 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
690 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
691 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
692 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
693 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
694 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
695 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
697 #if defined(CONFIG_CMD_KGDB)
698 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
702 * Environment Configuration
704 #define CONFIG_ENV_OVERWRITE
706 #define CONFIG_NETDEV "eth0"
708 #ifdef CONFIG_MPC8349ITX
709 #define CONFIG_HOSTNAME "mpc8349emitx"
711 #define CONFIG_HOSTNAME "mpc8349emitxgp"
714 /* Default path and filenames */
715 #define CONFIG_ROOTPATH "/nfsroot/rootfs"
716 #define CONFIG_BOOTFILE "uImage"
717 /* U-Boot image on TFTP server */
718 #define CONFIG_UBOOTPATH "u-boot.bin"
720 #ifdef CONFIG_MPC8349ITX
721 #define CONFIG_FDTFILE "mpc8349emitx.dtb"
723 #define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
727 #define CONFIG_BOOTARGS \
729 " nfsroot=" __stringify(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH \
730 " ip=" __stringify(CONFIG_IPADDR) ":" \
731 __stringify(CONFIG_SERVERIP) ":" \
732 __stringify(CONFIG_GATEWAYIP) ":" \
733 __stringify(CONFIG_NETMASK) ":" \
734 CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off" \
735 " console=" __stringify(CONSOLE) "," __stringify(CONFIG_BAUDRATE)
737 #define CONFIG_EXTRA_ENV_SETTINGS \
738 "console=" __stringify(CONSOLE) "\0" \
739 "netdev=" CONFIG_NETDEV "\0" \
740 "uboot=" CONFIG_UBOOTPATH "\0" \
741 "tftpflash=tftpboot $loadaddr $uboot; " \
742 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
744 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
746 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
748 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
750 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
753 "fdtfile=" CONFIG_FDTFILE "\0"
755 #define CONFIG_NFSBOOTCOMMAND \
756 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
757 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
758 " console=$console,$baudrate $othbootargs; " \
759 "tftp $loadaddr $bootfile;" \
760 "tftp $fdtaddr $fdtfile;" \
761 "bootm $loadaddr - $fdtaddr"
763 #define CONFIG_RAMBOOTCOMMAND \
764 "setenv bootargs root=/dev/ram rw" \
765 " console=$console,$baudrate $othbootargs; " \
766 "tftp $ramdiskaddr $ramdiskfile;" \
767 "tftp $loadaddr $bootfile;" \
768 "tftp $fdtaddr $fdtfile;" \
769 "bootm $loadaddr $ramdiskaddr $fdtaddr"