]>
Commit | Line | Data |
---|---|---|
7faddaec NI |
1 | /* |
2 | * Configuation settings for the Renesas SH7763RDP board | |
3 | * | |
4 | * Copyright (C) 2008 Renesas Solutions Corp. | |
5 | * Copyright (C) 2008 Nobuhiro Iwamatsu <[email protected]> | |
6 | * | |
1a459660 | 7 | * SPDX-License-Identifier: GPL-2.0+ |
7faddaec NI |
8 | */ |
9 | ||
10 | #ifndef __SH7763RDP_H | |
11 | #define __SH7763RDP_H | |
12 | ||
7faddaec NI |
13 | #define CONFIG_CPU_SH7763 1 |
14 | #define CONFIG_SH7763RDP 1 | |
15 | #define __LITTLE_ENDIAN 1 | |
16 | ||
17 | /* | |
18 | * Command line configuration. | |
19 | */ | |
20 | #define CONFIG_CMD_SDRAM | |
ba932445 | 21 | #define CONFIG_CMD_JFFS2 |
7faddaec | 22 | |
7faddaec NI |
23 | #define CONFIG_BOOTARGS "console=ttySC2,115200 root=1f01" |
24 | #define CONFIG_ENV_OVERWRITE 1 | |
25 | ||
7faddaec NI |
26 | #undef CONFIG_SHOW_BOOT_PROGRESS |
27 | ||
28 | /* SCIF */ | |
6c58a030 | 29 | #define CONFIG_SCIF_CONSOLE 1 |
7faddaec NI |
30 | #define CONFIG_BAUDRATE 115200 |
31 | #define CONFIG_CONS_SCIF2 1 | |
32 | ||
00cb2e32 | 33 | #define CONFIG_SYS_TEXT_BASE 0x8FFC0000 |
6d0f6bcf | 34 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
6d0f6bcf JCPV |
35 | #define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */ |
36 | #define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */ | |
37 | #define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */ | |
38 | #define CONFIG_SYS_BARGSIZE 512 /* Buffer size for Boot Arguments | |
7faddaec | 39 | passed to kernel */ |
6d0f6bcf | 40 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate |
7faddaec NI |
41 | settings for this board */ |
42 | ||
7faddaec | 43 | /* SDRAM */ |
6d0f6bcf JCPV |
44 | #define CONFIG_SYS_SDRAM_BASE (0x8C000000) |
45 | #define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) | |
46 | #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE) | |
47 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024)) | |
7faddaec NI |
48 | |
49 | /* Flash(NOR) */ | |
6d0f6bcf JCPV |
50 | #define CONFIG_SYS_FLASH_BASE (0xA0000000) |
51 | #define CONFIG_SYS_FLASH_CFI_WIDTH (FLASH_CFI_16BIT) | |
52 | #define CONFIG_SYS_MAX_FLASH_BANKS (1) | |
53 | #define CONFIG_SYS_MAX_FLASH_SECT (520) | |
7faddaec | 54 | |
a187559e | 55 | /* U-Boot setting */ |
6d0f6bcf JCPV |
56 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024) |
57 | #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) | |
58 | #define CONFIG_SYS_MONITOR_LEN (128 * 1024) | |
7faddaec | 59 | /* Size of DRAM reserved for malloc() use */ |
6d0f6bcf | 60 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) |
6d0f6bcf | 61 | #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) |
7faddaec | 62 | |
6d0f6bcf | 63 | #define CONFIG_SYS_FLASH_CFI |
00b1883a | 64 | #define CONFIG_FLASH_CFI_DRIVER |
6d0f6bcf JCPV |
65 | #undef CONFIG_SYS_FLASH_QUIET_TEST |
66 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ | |
7faddaec | 67 | /* Timeout for Flash erase operations (in ms) */ |
6d0f6bcf | 68 | #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) |
7faddaec | 69 | /* Timeout for Flash write operations (in ms) */ |
6d0f6bcf | 70 | #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) |
7faddaec | 71 | /* Timeout for Flash set sector lock bit operations (in ms) */ |
6d0f6bcf | 72 | #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) |
7faddaec | 73 | /* Timeout for Flash clear lock bit operations (in ms) */ |
6d0f6bcf | 74 | #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) |
7faddaec | 75 | /* Use hardware flash sectors protection instead of U-Boot software protection */ |
6d0f6bcf JCPV |
76 | #undef CONFIG_SYS_FLASH_PROTECTION |
77 | #undef CONFIG_SYS_DIRECT_FLASH_TFTP | |
5a1aceb0 | 78 | #define CONFIG_ENV_IS_IN_FLASH |
0e8d1586 JCPV |
79 | #define CONFIG_ENV_SECT_SIZE (128 * 1024) |
80 | #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) | |
6d0f6bcf JCPV |
81 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + (1 * CONFIG_ENV_SECT_SIZE)) |
82 | /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */ | |
83 | #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) | |
0e8d1586 | 84 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE) |
6d0f6bcf | 85 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE)) |
7faddaec NI |
86 | |
87 | /* Clock */ | |
88 | #define CONFIG_SYS_CLK_FREQ 66666666 | |
684a501e NI |
89 | #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ |
90 | #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ | |
be45c632 | 91 | #define CONFIG_SYS_TMU_CLK_DIV (4) /* 4 (default), 16, 64, 256 or 1024 */ |
7faddaec | 92 | |
ba932445 NI |
93 | /* Ether */ |
94 | #define CONFIG_SH_ETHER 1 | |
95 | #define CONFIG_SH_ETHER_USE_PORT (1) | |
96 | #define CONFIG_SH_ETHER_PHY_ADDR (0x01) | |
c8ceca95 YS |
97 | #define CONFIG_PHYLIB |
98 | #define CONFIG_BITBANGMII | |
99 | #define CONFIG_BITBANGMII_MULTI | |
a80a6619 | 100 | #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII |
ba932445 | 101 | |
7faddaec | 102 | #endif /* __SH7763RDP_H */ |