]> Git Repo - J-u-boot.git/blame - include/configs/MPC8641HPCN.h
Move CONFIG_OF_LIBFDT to Kconfig
[J-u-boot.git] / include / configs / MPC8641HPCN.h
CommitLineData
5c9efb36 1/*
1b77ca8a 2 * Copyright 2006, 2010-2011 Freescale Semiconductor.
5c9efb36 3 *
debb7354
JL
4 * Srikanth Srinivasan ([email protected])
5 *
3765b3e7 6 * SPDX-License-Identifier: GPL-2.0+
debb7354
JL
7 */
8
9/*
5c9efb36 10 * MPC8641HPCN board configuration file
debb7354
JL
11 *
12 * Make sure you change the MAC address and other network params first,
92ac5208 13 * search for CONFIG_SERVERIP, etc. in this file.
debb7354
JL
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
15672c6d
YS
19#define CONFIG_DISPLAY_BOARDINFO
20
debb7354 21/* High Level Configuration Options */
debb7354
JL
22#define CONFIG_MPC8641 1 /* MPC8641 specific */
23#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
7649a590 24#define CONFIG_MP 1 /* support multiple processors */
53677ef1 25#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
3111d32c 26/*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
d591a80e 27#define CONFIG_ADDR_MAP 1 /* Use addr map */
debb7354 28
2ae18241
WD
29/*
30 * default CCSRBAR is at 0xff700000
31 * assume U-Boot is less than 0.5MB
32 */
33#define CONFIG_SYS_TEXT_BASE 0xeff00000
34
debb7354 35#ifdef RUN_DIAG
6bf98b13 36#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
debb7354 37#endif
5c9efb36 38
1266df88
BB
39/*
40 * virtual address to be used for temporary mappings. There
41 * should be 128k free at this VA.
42 */
43#define CONFIG_SYS_SCRATCH_VA 0xe0000000
44
1b77ca8a
KG
45#define CONFIG_SYS_SRIO
46#define CONFIG_SRIO1 /* SRIO port 1 */
af5d100e 47
63cec581 48#define CONFIG_PCI 1 /* Enable PCI/PCIE */
46f3e385
KG
49#define CONFIG_PCIE1 1 /* PCIE controler 1 (ULI bridge) */
50#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot) */
63cec581 51#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
8ba93f68 52#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
4933b91f 53#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
5c9efb36 54
53677ef1 55#define CONFIG_TSEC_ENET /* tsec ethernet support */
debb7354 56#define CONFIG_ENV_OVERWRITE
debb7354 57
4bbfd3e2 58#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
31d82672 59#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
d591a80e 60#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
debb7354 61
53677ef1 62#define CONFIG_ALTIVEC 1
debb7354 63
5c9efb36 64/*
debb7354
JL
65 * L2CR setup -- make sure this is right for your board!
66 */
6d0f6bcf 67#define CONFIG_SYS_L2
debb7354
JL
68#define L2_INIT 0
69#define L2_ENABLE (L2CR_L2E)
70
71#ifndef CONFIG_SYS_CLK_FREQ
63cec581
ES
72#ifndef __ASSEMBLY__
73extern unsigned long get_board_sys_clk(unsigned long dummy);
74#endif
53677ef1 75#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
debb7354
JL
76#endif
77
6d0f6bcf
JCPV
78#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
79#define CONFIG_SYS_MEMTEST_END 0x00400000
debb7354 80
3111d32c
BB
81/*
82 * With the exception of PCI Memory and Rapid IO, most devices will simply
83 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
84 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
85 */
86#ifdef CONFIG_PHYS_64BIT
1605cc9e 87#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
3111d32c 88#else
1605cc9e 89#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
3111d32c
BB
90#endif
91
debb7354
JL
92/*
93 * Base addresses -- Note these are effective addresses where the
94 * actual resources get mapped (not physical addresses)
95 */
6d0f6bcf 96#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
c759a01a 97#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
6d0f6bcf 98#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
debb7354 99
3111d32c
BB
100/* Physical addresses */
101#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
1605cc9e
BB
102#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
103#define CONFIG_SYS_CCSRBAR_PHYS \
104 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
105 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
3111d32c 106
076bff8f
YS
107#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
108
debb7354
JL
109/*
110 * DDR Setup
111 */
5614e71b 112#define CONFIG_SYS_FSL_DDR2
6a8e5692
KG
113#undef CONFIG_FSL_DDR_INTERACTIVE
114#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
115#define CONFIG_DDR_SPD
116
117#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
118#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
119
6d0f6bcf
JCPV
120#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
121#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
1266df88 122#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
fcb28e76 123#define CONFIG_VERY_BIG_RAM
debb7354 124
6a8e5692
KG
125#define CONFIG_NUM_DDR_CONTROLLERS 2
126#define CONFIG_DIMM_SLOTS_PER_CTLR 2
127#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
128
129/*
130 * I2C addresses of SPD EEPROMs
131 */
132#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
133#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
134#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
135#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
136
137
138/*
139 * These are used when DDR doesn't use SPD.
140 */
6d0f6bcf
JCPV
141#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
142#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
143#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
144#define CONFIG_SYS_DDR_TIMING_3 0x00000000
145#define CONFIG_SYS_DDR_TIMING_0 0x00260802
146#define CONFIG_SYS_DDR_TIMING_1 0x39357322
147#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
148#define CONFIG_SYS_DDR_MODE_1 0x00480432
149#define CONFIG_SYS_DDR_MODE_2 0x00000000
150#define CONFIG_SYS_DDR_INTERVAL 0x06090100
151#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
152#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
153#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
154#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
155#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
156#define CONFIG_SYS_DDR_CONTROL2 0x04400000
6a8e5692 157
ad8f8687 158#define CONFIG_ID_EEPROM
6d0f6bcf 159#define CONFIG_SYS_I2C_EEPROM_NXID
32628c50 160#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
161#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
162#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
debb7354 163
c759a01a 164#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
1605cc9e
BB
165#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
166#define CONFIG_SYS_FLASH_BASE_PHYS \
167 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
168 CONFIG_SYS_PHYS_ADDR_HIGH)
3111d32c 169
b81b773e 170#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
debb7354 171
3111d32c
BB
172#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
173 | 0x00001001) /* port size 16bit */
174#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
debb7354 175
3111d32c
BB
176#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
177 | 0x00001001) /* port size 16bit */
178#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
debb7354 179
3111d32c
BB
180#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
181 | 0x00000801) /* port size 8bit */
182#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
debb7354 183
c759a01a
BB
184/*
185 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
186 * The PIXIS and CF by themselves aren't large enough to take up the 128k
187 * required for the smallest BAT mapping, so there's a 64k hole.
188 */
189#define CONFIG_SYS_LBC_BASE 0xffde0000
1605cc9e 190#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
debb7354 191
7608d75f 192#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
c759a01a 193#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
1605cc9e
BB
194#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
195#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
196 CONFIG_SYS_PHYS_ADDR_HIGH)
c759a01a 197#define PIXIS_SIZE 0x00008000 /* 32k */
5c9efb36
JL
198#define PIXIS_ID 0x0 /* Board ID at offset 0 */
199#define PIXIS_VER 0x1 /* Board version at offset 1 */
200#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
201#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
202#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
203#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
204#define PIXIS_VCTL 0x10 /* VELA Control Register */
205#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
206#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
207#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
9af9c6bd
KG
208#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
209#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
5c9efb36
JL
210#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
211#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
212#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
213#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
6d0f6bcf 214#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
debb7354 215
b5431560 216/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
c759a01a 217#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
3111d32c 218#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
b5431560 219
170deacb 220#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
6d0f6bcf 221#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
debb7354 222
6d0f6bcf
JCPV
223#undef CONFIG_SYS_FLASH_CHECKSUM
224#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
225#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
14d0a02a 226#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
bf9a8c34 227#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
debb7354 228
00b1883a 229#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
230#define CONFIG_SYS_FLASH_CFI
231#define CONFIG_SYS_FLASH_EMPTY_INFO
debb7354 232
6d0f6bcf
JCPV
233#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
234#define CONFIG_SYS_RAMBOOT
debb7354 235#else
6d0f6bcf 236#undef CONFIG_SYS_RAMBOOT
debb7354
JL
237#endif
238
6d0f6bcf 239#if defined(CONFIG_SYS_RAMBOOT)
fa7db9c3 240#undef CONFIG_SPD_EEPROM
6d0f6bcf 241#define CONFIG_SYS_SDRAM_SIZE 256
debb7354
JL
242#endif
243
244#undef CONFIG_CLOCKS_IN_MHZ
245
6d0f6bcf
JCPV
246#define CONFIG_SYS_INIT_RAM_LOCK 1
247#ifndef CONFIG_SYS_INIT_RAM_LOCK
248#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
debb7354 249#else
6d0f6bcf 250#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
debb7354 251#endif
553f0982 252#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
debb7354 253
25ddd1fb 254#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 255#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
debb7354 256
221fbd22 257#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
6d0f6bcf 258#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
debb7354
JL
259
260/* Serial Port */
261#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
262#define CONFIG_SYS_NS16550_SERIAL
263#define CONFIG_SYS_NS16550_REG_SIZE 1
264#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
debb7354 265
6d0f6bcf 266#define CONFIG_SYS_BAUDRATE_TABLE \
debb7354
JL
267 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
268
6d0f6bcf
JCPV
269#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
270#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
debb7354
JL
271
272/* Use the HUSH parser */
6d0f6bcf 273#define CONFIG_SYS_HUSH_PARSER
debb7354 274
5c9efb36
JL
275/*
276 * Pass open firmware flat tree to kernel
277 */
ea9f7395
JL
278#define CONFIG_OF_BOARD_SETUP 1
279#define CONFIG_OF_STDOUT_VIA_ALIAS 1
debb7354 280
586d1d5a
JL
281/*
282 * I2C
283 */
00f792e0
HS
284#define CONFIG_SYS_I2C
285#define CONFIG_SYS_I2C_FSL
286#define CONFIG_SYS_FSL_I2C_SPEED 400000
287#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
288#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
289#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
debb7354 290
586d1d5a
JL
291/*
292 * RapidIO MMU
293 */
1b77ca8a 294#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
3111d32c 295#ifdef CONFIG_PHYS_64BIT
1605cc9e
BB
296#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
297#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
3111d32c 298#else
1605cc9e
BB
299#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
300#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
3111d32c 301#endif
1605cc9e
BB
302#define CONFIG_SYS_SRIO1_MEM_PHYS \
303 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
304 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
1b77ca8a 305#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
debb7354
JL
306
307/*
308 * General PCI
309 * Addresses are mapped 1-1.
310 */
49f46f3b 311
64e55d5e 312#define CONFIG_SYS_PCIE1_NAME "ULI"
46f3e385 313#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
3111d32c 314#ifdef CONFIG_PHYS_64BIT
46f3e385 315#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
1605cc9e
BB
316#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
317#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
3111d32c 318#else
46f3e385 319#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
1605cc9e
BB
320#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
321#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
3111d32c 322#endif
1605cc9e
BB
323#define CONFIG_SYS_PCIE1_MEM_PHYS \
324 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
325 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
46f3e385
KG
326#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
327#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
328#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
1605cc9e
BB
329#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
330#define CONFIG_SYS_PCIE1_IO_PHYS \
331 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
332 CONFIG_SYS_PHYS_ADDR_HIGH)
46f3e385 333#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
debb7354 334
4c78d4a6
BB
335#ifdef CONFIG_PHYS_64BIT
336/*
46f3e385 337 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
4c78d4a6
BB
338 * This will increase the amount of PCI address space available for
339 * for mapping RAM.
340 */
46f3e385 341#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
4c78d4a6 342#else
46f3e385
KG
343#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
344 + CONFIG_SYS_PCIE1_MEM_SIZE)
4c78d4a6 345#endif
46f3e385
KG
346#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
347 + CONFIG_SYS_PCIE1_MEM_SIZE)
1605cc9e
BB
348#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
349 + CONFIG_SYS_PCIE1_MEM_SIZE)
350#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
46f3e385
KG
351#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
352 + CONFIG_SYS_PCIE1_MEM_SIZE)
353#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
354#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
355#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
356 + CONFIG_SYS_PCIE1_IO_SIZE)
1605cc9e
BB
357#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
358 + CONFIG_SYS_PCIE1_IO_SIZE)
46f3e385
KG
359#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
360 + CONFIG_SYS_PCIE1_IO_SIZE)
361#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
debb7354 362
debb7354
JL
363#if defined(CONFIG_PCI)
364
53677ef1 365#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
debb7354 366
6d0f6bcf 367#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
debb7354 368
53677ef1 369#define CONFIG_PCI_PNP /* do pci plug-and-play */
debb7354
JL
370
371#define CONFIG_RTL8139
372
debb7354
JL
373#undef CONFIG_EEPRO100
374#undef CONFIG_TULIP
375
a81d1c0b
ZW
376/************************************************************
377 * USB support
378 ************************************************************/
53677ef1 379#define CONFIG_PCI_OHCI 1
a81d1c0b 380#define CONFIG_USB_OHCI_NEW 1
53677ef1 381#define CONFIG_USB_KEYBOARD 1
52cb4d4f 382#define CONFIG_SYS_STDIO_DEREGISTER
6d0f6bcf
JCPV
383#define CONFIG_SYS_USB_EVENT_POLL 1
384#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
385#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
386#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
a81d1c0b 387
0f460a1e 388/*PCIE video card used*/
46f3e385 389#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
0f460a1e
JJ
390
391/*PCI video card used*/
46f3e385 392/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
0f460a1e
JJ
393
394/* video */
395#define CONFIG_VIDEO
396
397#if defined(CONFIG_VIDEO)
398#define CONFIG_BIOSEMU
399#define CONFIG_CFB_CONSOLE
400#define CONFIG_VIDEO_SW_CURSOR
401#define CONFIG_VGA_AS_SINGLE_DEVICE
402#define CONFIG_ATI_RADEON_FB
403#define CONFIG_VIDEO_LOGO
46f3e385 404#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
0f460a1e
JJ
405#endif
406
debb7354 407#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
debb7354 408
dabf9ef8
JZ
409#define CONFIG_DOS_PARTITION
410#define CONFIG_SCSI_AHCI
411
412#ifdef CONFIG_SCSI_AHCI
344ca0b4 413#define CONFIG_LIBATA
dabf9ef8 414#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
415#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
416#define CONFIG_SYS_SCSI_MAX_LUN 1
417#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
418#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
dabf9ef8
JZ
419#endif
420
debb7354
JL
421#endif /* CONFIG_PCI */
422
debb7354
JL
423#if defined(CONFIG_TSEC_ENET)
424
debb7354
JL
425#define CONFIG_MII 1 /* MII PHY management */
426
53677ef1
WD
427#define CONFIG_TSEC1 1
428#define CONFIG_TSEC1_NAME "eTSEC1"
429#define CONFIG_TSEC2 1
430#define CONFIG_TSEC2_NAME "eTSEC2"
431#define CONFIG_TSEC3 1
432#define CONFIG_TSEC3_NAME "eTSEC3"
433#define CONFIG_TSEC4 1
434#define CONFIG_TSEC4_NAME "eTSEC4"
debb7354 435
debb7354
JL
436#define TSEC1_PHY_ADDR 0
437#define TSEC2_PHY_ADDR 1
438#define TSEC3_PHY_ADDR 2
439#define TSEC4_PHY_ADDR 3
440#define TSEC1_PHYIDX 0
441#define TSEC2_PHYIDX 0
442#define TSEC3_PHYIDX 0
443#define TSEC4_PHYIDX 0
3a79013e
AF
444#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
445#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
446#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
447#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
debb7354
JL
448
449#define CONFIG_ETHPRIME "eTSEC1"
450
451#endif /* CONFIG_TSEC_ENET */
452
3111d32c 453
1605cc9e 454#ifdef CONFIG_PHYS_64BIT
3111d32c
BB
455#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
456#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
457
1605cc9e
BB
458/* Put physical address into the BAT format */
459#define BAT_PHYS_ADDR(low, high) \
460 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
461/* Convert high/low pairs to actual 64-bit value */
462#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
463#else
464/* 32-bit systems just ignore the "high" bits */
465#define BAT_PHYS_ADDR(low, high) (low)
466#define PAIRED_PHYS_TO_PHYS(low, high) (low)
467#endif
468
586d1d5a 469/*
c759a01a 470 * BAT0 DDR
debb7354 471 */
6d0f6bcf 472#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
9ff32d8c 473#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
debb7354 474
586d1d5a 475/*
c759a01a 476 * BAT1 LBC (PIXIS/CF)
af5d100e 477 */
1605cc9e
BB
478#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
479 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c
BB
480 | BATL_PP_RW | BATL_CACHEINHIBIT | \
481 BATL_GUARDEDSTORAGE)
c759a01a
BB
482#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
483 | BATU_VS | BATU_VP)
1605cc9e
BB
484#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
485 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c 486 | BATL_PP_RW | BATL_MEMCOHERENCE)
c759a01a 487#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
af5d100e
BB
488
489/* if CONFIG_PCI:
46f3e385 490 * BAT2 PCIE1 and PCIE1 MEM
af5d100e 491 * if CONFIG_RIO
c759a01a 492 * BAT2 Rapidio Memory
debb7354 493 */
af5d100e 494#ifdef CONFIG_PCI
842033e6 495#define CONFIG_PCI_INDIRECT_BRIDGE
1605cc9e
BB
496#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
497 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
3111d32c
BB
498 | BATL_PP_RW | BATL_CACHEINHIBIT \
499 | BATL_GUARDEDSTORAGE)
46f3e385 500#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
af5d100e 501 | BATU_VS | BATU_VP)
1605cc9e
BB
502#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
503 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
3111d32c 504 | BATL_PP_RW | BATL_CACHEINHIBIT)
af5d100e
BB
505#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
506#else /* CONFIG_RIO */
1605cc9e
BB
507#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
508 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
3111d32c
BB
509 | BATL_PP_RW | BATL_CACHEINHIBIT | \
510 BATL_GUARDEDSTORAGE)
1b77ca8a 511#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
3111d32c 512 | BATU_VS | BATU_VP)
1605cc9e
BB
513#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
514 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
3111d32c 515 | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 516#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
af5d100e 517#endif
debb7354 518
586d1d5a 519/*
c759a01a 520 * BAT3 CCSR Space
debb7354 521 */
1605cc9e
BB
522#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
523 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
3111d32c
BB
524 | BATL_PP_RW | BATL_CACHEINHIBIT \
525 | BATL_GUARDEDSTORAGE)
c759a01a
BB
526#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
527 | BATU_VP)
1605cc9e
BB
528#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
529 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
3111d32c 530 | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 531#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
debb7354 532
3111d32c
BB
533#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
534#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
535 | BATL_PP_RW | BATL_CACHEINHIBIT \
536 | BATL_GUARDEDSTORAGE)
537#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
538 | BATU_BL_1M | BATU_VS | BATU_VP)
539#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
540 | BATL_PP_RW | BATL_CACHEINHIBIT)
541#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
542#endif
543
586d1d5a 544/*
46f3e385 545 * BAT4 PCIE1_IO and PCIE2_IO
debb7354 546 */
1605cc9e
BB
547#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
548 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c
BB
549 | BATL_PP_RW | BATL_CACHEINHIBIT \
550 | BATL_GUARDEDSTORAGE)
46f3e385 551#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
c759a01a 552 | BATU_VS | BATU_VP)
1605cc9e
BB
553#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
554 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c 555 | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 556#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
debb7354 557
586d1d5a 558/*
c759a01a 559 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
debb7354 560 */
6d0f6bcf
JCPV
561#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
562#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
563#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
564#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
debb7354 565
586d1d5a 566/*
c759a01a 567 * BAT6 FLASH
debb7354 568 */
1605cc9e
BB
569#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
570 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c
BB
571 | BATL_PP_RW | BATL_CACHEINHIBIT \
572 | BATL_GUARDEDSTORAGE)
170deacb
BB
573#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
574 | BATU_VP)
1605cc9e
BB
575#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
576 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c 577 | BATL_PP_RW | BATL_MEMCOHERENCE)
6d0f6bcf 578#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
debb7354 579
bf9a8c34
BB
580/* Map the last 1M of flash where we're running from reset */
581#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
582 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
14d0a02a 583#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
bf9a8c34
BB
584#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
585 | BATL_MEMCOHERENCE)
586#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
587
c759a01a
BB
588/*
589 * BAT7 FREE - used later for tmp mappings
590 */
6d0f6bcf
JCPV
591#define CONFIG_SYS_DBAT7L 0x00000000
592#define CONFIG_SYS_DBAT7U 0x00000000
593#define CONFIG_SYS_IBAT7L 0x00000000
594#define CONFIG_SYS_IBAT7U 0x00000000
debb7354 595
debb7354
JL
596/*
597 * Environment
598 */
6d0f6bcf 599#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 600 #define CONFIG_ENV_IS_IN_FLASH 1
221fbd22
SW
601 #define CONFIG_ENV_ADDR \
602 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586 603 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
5c9efb36 604#else
93f6d725 605 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 606 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
5c9efb36 607#endif
0f2d6602 608#define CONFIG_ENV_SIZE 0x2000
debb7354
JL
609
610#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 611#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
debb7354 612
2f9c19e4 613
659e2f67
JL
614/*
615 * BOOTP options
616 */
617#define CONFIG_BOOTP_BOOTFILESIZE
618#define CONFIG_BOOTP_BOOTPATH
619#define CONFIG_BOOTP_GATEWAY
620#define CONFIG_BOOTP_HOSTNAME
621
622
2f9c19e4
JL
623/*
624 * Command line configuration.
625 */
2f9c19e4
JL
626#define CONFIG_CMD_PING
627#define CONFIG_CMD_I2C
4f93f8b1 628#define CONFIG_CMD_REGINFO
2f9c19e4 629
2f9c19e4
JL
630#if defined(CONFIG_PCI)
631 #define CONFIG_CMD_PCI
632 #define CONFIG_CMD_SCSI
633 #define CONFIG_CMD_EXT2
bbf4796f 634 #define CONFIG_CMD_USB
debb7354
JL
635#endif
636
debb7354
JL
637
638#undef CONFIG_WATCHDOG /* watchdog disabled */
639
640/*
641 * Miscellaneous configurable options
642 */
6d0f6bcf 643#define CONFIG_SYS_LONGHELP /* undef to save memory */
53677ef1 644#define CONFIG_CMDLINE_EDITING /* Command-line editing */
6d0f6bcf 645#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
debb7354 646
2f9c19e4 647#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 648 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
debb7354 649#else
6d0f6bcf 650 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
debb7354
JL
651#endif
652
6d0f6bcf
JCPV
653#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
654#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
655#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
debb7354
JL
656
657/*
658 * For booting Linux, the board info and command line data
659 * have to be in the first 8 MB of memory, since this is
660 * the maximum mapped by the Linux kernel during initialization.
661 */
6d0f6bcf 662#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
debb7354 663
2f9c19e4
JL
664#if defined(CONFIG_CMD_KGDB)
665 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
debb7354
JL
666#endif
667
debb7354
JL
668/*
669 * Environment Configuration
670 */
671
10327dc5 672#define CONFIG_HAS_ETH0 1
5c9efb36
JL
673#define CONFIG_HAS_ETH1 1
674#define CONFIG_HAS_ETH2 1
675#define CONFIG_HAS_ETH3 1
debb7354 676
18b6c8cd 677#define CONFIG_IPADDR 192.168.1.100
debb7354
JL
678
679#define CONFIG_HOSTNAME unknown
8b3637c6 680#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 681#define CONFIG_BOOTFILE "uImage"
32922cdc 682#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
debb7354 683
5c9efb36 684#define CONFIG_SERVERIP 192.168.1.1
18b6c8cd 685#define CONFIG_GATEWAYIP 192.168.1.1
5c9efb36 686#define CONFIG_NETMASK 255.255.255.0
debb7354 687
5c9efb36
JL
688/* default location for tftp and bootm */
689#define CONFIG_LOADADDR 1000000
debb7354
JL
690
691#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
53677ef1 692#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
debb7354
JL
693
694#define CONFIG_BAUDRATE 115200
695
53677ef1
WD
696#define CONFIG_EXTRA_ENV_SETTINGS \
697 "netdev=eth0\0" \
5368c55d 698 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
53677ef1 699 "tftpflash=tftpboot $loadaddr $uboot; " \
5368c55d
MV
700 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
701 " +$filesize; " \
702 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
703 " +$filesize; " \
704 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
705 " $filesize; " \
706 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
707 " +$filesize; " \
708 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
709 " $filesize\0" \
53677ef1
WD
710 "consoledev=ttyS0\0" \
711 "ramdiskaddr=2000000\0" \
712 "ramdiskfile=your.ramdisk.u-boot\0" \
713 "fdtaddr=c00000\0" \
714 "fdtfile=mpc8641_hpcn.dtb\0" \
3111d32c
BB
715 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
716 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
53677ef1
WD
717 "maxcpus=2"
718
719
720#define CONFIG_NFSBOOTCOMMAND \
721 "setenv bootargs root=/dev/nfs rw " \
722 "nfsroot=$serverip:$rootpath " \
723 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
724 "console=$consoledev,$baudrate $othbootargs;" \
725 "tftp $loadaddr $bootfile;" \
726 "tftp $fdtaddr $fdtfile;" \
727 "bootm $loadaddr - $fdtaddr"
728
729#define CONFIG_RAMBOOTCOMMAND \
730 "setenv bootargs root=/dev/ram rw " \
731 "console=$consoledev,$baudrate $othbootargs;" \
732 "tftp $ramdiskaddr $ramdiskfile;" \
733 "tftp $loadaddr $bootfile;" \
734 "tftp $fdtaddr $fdtfile;" \
735 "bootm $loadaddr $ramdiskaddr $fdtaddr"
debb7354
JL
736
737#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
738
739#endif /* __CONFIG_H */
This page took 0.644149 seconds and 4 git commands to generate.