]>
Commit | Line | Data |
---|---|---|
debb7354 | 1 | /* |
3d98b858 | 2 | * Copyright 2006, 2007 Freescale Semiconductor. |
debb7354 JL |
3 | * |
4 | * See file CREDITS for list of people who contributed to this | |
5 | * project. | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU General Public License as | |
9 | * published by the Free Software Foundation; either version 2 of | |
10 | * the License, or (at your option) any later version. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
63cec581 | 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
debb7354 JL |
15 | * GNU General Public License for more details. |
16 | * | |
17 | * You should have received a copy of the GNU General Public License | |
18 | * along with this program; if not, write to the Free Software | |
19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
20 | * MA 02111-1307 USA | |
21 | */ | |
22 | ||
23 | #include <common.h> | |
24 | #include <pci.h> | |
25 | #include <asm/processor.h> | |
26 | #include <asm/immap_86xx.h> | |
c8514622 | 27 | #include <asm/fsl_pci.h> |
6a8e5692 | 28 | #include <asm/fsl_ddr_sdram.h> |
3d98b858 | 29 | #include <asm/io.h> |
ea9f7395 JL |
30 | #include <libfdt.h> |
31 | #include <fdt_support.h> | |
0b252f50 | 32 | #include <netdev.h> |
debb7354 | 33 | |
4ce91774 | 34 | #include "../common/pixis.h" |
4d3d729c | 35 | |
4c77de3f | 36 | phys_size_t fixed_sdram(void); |
debb7354 | 37 | |
80e955c7 | 38 | int board_early_init_f(void) |
debb7354 | 39 | { |
cb5965fb | 40 | return 0; |
debb7354 JL |
41 | } |
42 | ||
80e955c7 | 43 | int checkboard(void) |
debb7354 | 44 | { |
9af9c6bd KG |
45 | u8 vboot; |
46 | u8 *pixis_base = (u8 *)PIXIS_BASE; | |
47 | ||
48 | printf ("Board: MPC8641HPCN, Sys ID: 0x%02x, " | |
49 | "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ", | |
50 | in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER), | |
51 | in_8(pixis_base + PIXIS_PVER)); | |
52 | ||
53 | vboot = in_8(pixis_base + PIXIS_VBOOT); | |
54 | if (vboot & PIXIS_VBOOT_FMAP) | |
55 | printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6)); | |
56 | else | |
57 | puts ("Promjet\n"); | |
58 | ||
2331e18b BB |
59 | #ifdef CONFIG_PHYS_64BIT |
60 | printf (" 36-bit physical address map\n"); | |
61 | #endif | |
debb7354 JL |
62 | return 0; |
63 | } | |
64 | ||
65 | ||
9973e3c6 | 66 | phys_size_t |
debb7354 JL |
67 | initdram(int board_type) |
68 | { | |
4c77de3f | 69 | phys_size_t dram_size = 0; |
debb7354 JL |
70 | |
71 | #if defined(CONFIG_SPD_EEPROM) | |
6a8e5692 | 72 | dram_size = fsl_ddr_sdram(); |
debb7354 | 73 | #else |
80e955c7 | 74 | dram_size = fixed_sdram(); |
debb7354 JL |
75 | #endif |
76 | ||
6d0f6bcf | 77 | #if defined(CONFIG_SYS_RAMBOOT) |
debb7354 JL |
78 | puts(" DDR: "); |
79 | return dram_size; | |
80 | #endif | |
cb5965fb | 81 | |
debb7354 JL |
82 | puts(" DDR: "); |
83 | return dram_size; | |
84 | } | |
85 | ||
86 | ||
debb7354 | 87 | #if !defined(CONFIG_SPD_EEPROM) |
5c9efb36 JL |
88 | /* |
89 | * Fixed sdram init -- doesn't use serial presence detect. | |
90 | */ | |
4c77de3f | 91 | phys_size_t |
80e955c7 | 92 | fixed_sdram(void) |
debb7354 | 93 | { |
6d0f6bcf JCPV |
94 | #if !defined(CONFIG_SYS_RAMBOOT) |
95 | volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR; | |
80e955c7 | 96 | volatile ccsr_ddr_t *ddr = &immap->im_ddr1; |
debb7354 | 97 | |
6d0f6bcf JCPV |
98 | ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS; |
99 | ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG; | |
100 | ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3; | |
101 | ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0; | |
102 | ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; | |
103 | ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; | |
e7ee23ec | 104 | ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1; |
6d0f6bcf JCPV |
105 | ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2; |
106 | ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL; | |
107 | ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT; | |
108 | ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL; | |
109 | ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL; | |
110 | ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS; | |
debb7354 JL |
111 | |
112 | #if defined (CONFIG_DDR_ECC) | |
113 | ddr->err_disable = 0x0000008D; | |
114 | ddr->err_sbe = 0x00ff0000; | |
115 | #endif | |
116 | asm("sync;isync"); | |
cb5965fb | 117 | |
debb7354 JL |
118 | udelay(500); |
119 | ||
120 | #if defined (CONFIG_DDR_ECC) | |
121 | /* Enable ECC checking */ | |
e7ee23ec | 122 | ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000); |
debb7354 | 123 | #else |
e7ee23ec | 124 | ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL; |
6d0f6bcf | 125 | ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2; |
debb7354 JL |
126 | #endif |
127 | asm("sync; isync"); | |
cb5965fb | 128 | |
debb7354 JL |
129 | udelay(500); |
130 | #endif | |
6d0f6bcf | 131 | return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024; |
debb7354 JL |
132 | } |
133 | #endif /* !defined(CONFIG_SPD_EEPROM) */ | |
134 | ||
135 | ||
136 | #if defined(CONFIG_PCI) | |
98693b85 | 137 | static struct pci_controller pci1_hose; |
80e955c7 | 138 | #endif /* CONFIG_PCI */ |
debb7354 | 139 | |
63cec581 ES |
140 | #ifdef CONFIG_PCI2 |
141 | static struct pci_controller pci2_hose; | |
142 | #endif /* CONFIG_PCI2 */ | |
143 | ||
144 | int first_free_busno = 0; | |
145 | ||
80e955c7 | 146 | void pci_init_board(void) |
debb7354 | 147 | { |
63cec581 ES |
148 | #ifdef CONFIG_PCI1 |
149 | { | |
6d0f6bcf | 150 | volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR; |
63cec581 | 151 | struct pci_controller *hose = &pci1_hose; |
c2083e0e | 152 | struct pci_region *r = hose->regions; |
af5d100e BB |
153 | volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR; |
154 | volatile ccsr_gur_t *gur = &immap->im_gur; | |
155 | uint devdisr = gur->devdisr; | |
156 | uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL) | |
157 | >> MPC8641_PORDEVSR_IO_SEL_SHIFT; | |
3e7b6c1f | 158 | int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel); |
c2083e0e | 159 | |
63cec581 | 160 | #ifdef DEBUG |
a551cee9 JL |
161 | uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA) |
162 | >> MPC8641_PORBMSR_HA_SHIFT; | |
63cec581 ES |
163 | uint pex1_agent = (host1_agent == 0) || (host1_agent == 1); |
164 | #endif | |
3e7b6c1f | 165 | if (pcie_configured && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) { |
63cec581 ES |
166 | debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host"); |
167 | debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det); | |
168 | if (pci->pme_msg_det) { | |
169 | pci->pme_msg_det = 0xffffffff; | |
170 | debug(" with errors. Clearing. Now 0x%08x", | |
171 | pci->pme_msg_det); | |
172 | } | |
173 | debug("\n"); | |
174 | ||
63cec581 | 175 | /* outbound memory */ |
c2083e0e | 176 | pci_set_region(r++, |
49f46f3b | 177 | CONFIG_SYS_PCI1_MEM_BUS, |
6d0f6bcf JCPV |
178 | CONFIG_SYS_PCI1_MEM_PHYS, |
179 | CONFIG_SYS_PCI1_MEM_SIZE, | |
63cec581 ES |
180 | PCI_REGION_MEM); |
181 | ||
182 | /* outbound io */ | |
c2083e0e | 183 | pci_set_region(r++, |
49f46f3b | 184 | CONFIG_SYS_PCI1_IO_BUS, |
6d0f6bcf JCPV |
185 | CONFIG_SYS_PCI1_IO_PHYS, |
186 | CONFIG_SYS_PCI1_IO_SIZE, | |
63cec581 ES |
187 | PCI_REGION_IO); |
188 | ||
c2083e0e | 189 | hose->region_count = r - hose->regions; |
63cec581 ES |
190 | |
191 | hose->first_busno=first_free_busno; | |
63cec581 | 192 | |
fb3143b3 | 193 | fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data); |
63cec581 ES |
194 | |
195 | first_free_busno=hose->last_busno+1; | |
196 | printf (" PCI-EXPRESS 1 on bus %02x - %02x\n", | |
197 | hose->first_busno,hose->last_busno); | |
198 | ||
199 | /* | |
200 | * Activate ULI1575 legacy chip by performing a fake | |
201 | * memory access. Needed to make ULI RTC work. | |
202 | */ | |
49f46f3b | 203 | in_be32((unsigned *) ((char *)(CONFIG_SYS_PCI1_MEM_VIRT |
6d0f6bcf | 204 | + CONFIG_SYS_PCI1_MEM_SIZE - 0x1000000))); |
63cec581 ES |
205 | |
206 | } else { | |
207 | puts("PCI-EXPRESS 1: Disabled\n"); | |
208 | } | |
209 | } | |
210 | #else | |
211 | puts("PCI-EXPRESS1: Disabled\n"); | |
212 | #endif /* CONFIG_PCI1 */ | |
213 | ||
214 | #ifdef CONFIG_PCI2 | |
215 | { | |
6d0f6bcf | 216 | volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI2_ADDR; |
63cec581 | 217 | struct pci_controller *hose = &pci2_hose; |
c2083e0e | 218 | struct pci_region *r = hose->regions; |
63cec581 | 219 | |
63cec581 | 220 | /* outbound memory */ |
c2083e0e | 221 | pci_set_region(r++, |
49f46f3b | 222 | CONFIG_SYS_PCI2_MEM_BUS, |
6d0f6bcf JCPV |
223 | CONFIG_SYS_PCI2_MEM_PHYS, |
224 | CONFIG_SYS_PCI2_MEM_SIZE, | |
63cec581 ES |
225 | PCI_REGION_MEM); |
226 | ||
227 | /* outbound io */ | |
c2083e0e | 228 | pci_set_region(r++, |
49f46f3b | 229 | CONFIG_SYS_PCI2_IO_BUS, |
6d0f6bcf JCPV |
230 | CONFIG_SYS_PCI2_IO_PHYS, |
231 | CONFIG_SYS_PCI2_IO_SIZE, | |
63cec581 ES |
232 | PCI_REGION_IO); |
233 | ||
c2083e0e | 234 | hose->region_count = r - hose->regions; |
63cec581 ES |
235 | |
236 | hose->first_busno=first_free_busno; | |
63cec581 | 237 | |
fb3143b3 | 238 | fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data); |
63cec581 ES |
239 | |
240 | first_free_busno=hose->last_busno+1; | |
241 | printf (" PCI-EXPRESS 2 on bus %02x - %02x\n", | |
242 | hose->first_busno,hose->last_busno); | |
243 | } | |
244 | #else | |
245 | puts("PCI-EXPRESS 2: Disabled\n"); | |
246 | #endif /* CONFIG_PCI2 */ | |
debb7354 | 247 | |
debb7354 JL |
248 | } |
249 | ||
13f5433f | 250 | |
ea9f7395 | 251 | #if defined(CONFIG_OF_BOARD_SETUP) |
debb7354 JL |
252 | void |
253 | ft_board_setup(void *blob, bd_t *bd) | |
254 | { | |
d52082b1 BB |
255 | int off; |
256 | u64 *tmp; | |
257 | u32 *addrcells; | |
258 | ||
13f5433f | 259 | ft_cpu_setup(blob, bd); |
ea9f7395 | 260 | |
f75e89e9 | 261 | #ifdef CONFIG_PCI1 |
c2083e0e | 262 | ft_fsl_pci_setup(blob, "pci0", &pci1_hose); |
f75e89e9 ES |
263 | #endif |
264 | #ifdef CONFIG_PCI2 | |
c2083e0e | 265 | ft_fsl_pci_setup(blob, "pci1", &pci2_hose); |
f75e89e9 | 266 | #endif |
d52082b1 BB |
267 | |
268 | /* | |
269 | * Warn if it looks like the device tree doesn't match u-boot. | |
270 | * This is just an estimation, based on the location of CCSR, | |
271 | * which is defined by the "reg" property in the soc node. | |
272 | */ | |
273 | off = fdt_path_offset(blob, "/soc8641"); | |
274 | addrcells = (u32 *)fdt_getprop(blob, 0, "#address-cells", NULL); | |
275 | tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL); | |
276 | ||
277 | if (tmp) { | |
278 | u64 addr; | |
3f510db5 | 279 | if (addrcells && (*addrcells == 1)) |
d52082b1 | 280 | addr = *(u32 *)tmp; |
3f510db5 BB |
281 | else |
282 | addr = *tmp; | |
d52082b1 BB |
283 | |
284 | if (addr != CONFIG_SYS_CCSRBAR_PHYS) | |
285 | printf("WARNING: The CCSRBAR address in your .dts " | |
286 | "does not match the address of the CCSR " | |
287 | "in u-boot. This means your .dts might " | |
288 | "be old.\n"); | |
289 | } | |
debb7354 JL |
290 | } |
291 | #endif | |
292 | ||
debb7354 | 293 | |
239db37c HW |
294 | /* |
295 | * get_board_sys_clk | |
296 | * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ | |
297 | */ | |
298 | ||
80e955c7 JL |
299 | unsigned long |
300 | get_board_sys_clk(ulong dummy) | |
239db37c HW |
301 | { |
302 | u8 i, go_bit, rd_clks; | |
303 | ulong val = 0; | |
048e7efe | 304 | u8 *pixis_base = (u8 *)PIXIS_BASE; |
239db37c | 305 | |
048e7efe | 306 | go_bit = in_8(pixis_base + PIXIS_VCTL); |
239db37c HW |
307 | go_bit &= 0x01; |
308 | ||
048e7efe | 309 | rd_clks = in_8(pixis_base + PIXIS_VCFGEN0); |
239db37c HW |
310 | rd_clks &= 0x1C; |
311 | ||
312 | /* | |
313 | * Only if both go bit and the SCLK bit in VCFGEN0 are set | |
314 | * should we be using the AUX register. Remember, we also set the | |
315 | * GO bit to boot from the alternate bank on the on-board flash | |
316 | */ | |
317 | ||
318 | if (go_bit) { | |
319 | if (rd_clks == 0x1c) | |
048e7efe | 320 | i = in_8(pixis_base + PIXIS_AUX); |
239db37c | 321 | else |
048e7efe | 322 | i = in_8(pixis_base + PIXIS_SPD); |
239db37c | 323 | } else { |
048e7efe | 324 | i = in_8(pixis_base + PIXIS_SPD); |
239db37c HW |
325 | } |
326 | ||
327 | i &= 0x07; | |
328 | ||
329 | switch (i) { | |
330 | case 0: | |
331 | val = 33000000; | |
332 | break; | |
333 | case 1: | |
334 | val = 40000000; | |
335 | break; | |
336 | case 2: | |
337 | val = 50000000; | |
338 | break; | |
339 | case 3: | |
340 | val = 66000000; | |
341 | break; | |
342 | case 4: | |
343 | val = 83000000; | |
344 | break; | |
345 | case 5: | |
346 | val = 100000000; | |
347 | break; | |
348 | case 6: | |
349 | val = 134000000; | |
350 | break; | |
351 | case 7: | |
352 | val = 166000000; | |
353 | break; | |
354 | } | |
355 | ||
356 | return val; | |
357 | } | |
0b252f50 BW |
358 | |
359 | int board_eth_init(bd_t *bis) | |
360 | { | |
361 | /* Initialize TSECs */ | |
362 | cpu_eth_init(bis); | |
363 | return pci_eth_init(bis); | |
364 | } | |
4ef630df PT |
365 | |
366 | void board_reset(void) | |
367 | { | |
048e7efe KG |
368 | u8 *pixis_base = (u8 *)PIXIS_BASE; |
369 | ||
370 | out_8(pixis_base + PIXIS_RST, 0); | |
4ef630df PT |
371 | |
372 | while (1) | |
373 | ; | |
374 | } | |
f6ef8b7a | 375 | |
7649a590 | 376 | #ifdef CONFIG_MP |
f6ef8b7a BB |
377 | extern void cpu_mp_lmb_reserve(struct lmb *lmb); |
378 | ||
379 | void board_lmb_reserve(struct lmb *lmb) | |
380 | { | |
381 | cpu_mp_lmb_reserve(lmb); | |
382 | } | |
383 | #endif |