]> Git Repo - J-u-boot.git/blame - include/configs/MPC837XEMDS.h
treewide: Migrate CONFIG_TSEC_ENET to Kconfig
[J-u-boot.git] / include / configs / MPC837XEMDS.h
CommitLineData
19580e66
DL
1/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Dave Liu <[email protected]>
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
19580e66
DL
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
19580e66
DL
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
2c7920af 15#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
19580e66
DL
16#define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
17
18/*
19 * System Clock Setup
20 */
21#ifdef CONFIG_PCISLAVE
22#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
23#else
24#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
25#endif
26
27#ifndef CONFIG_SYS_CLK_FREQ
28#define CONFIG_SYS_CLK_FREQ 66000000
29#endif
30
31/*
32 * Hardware Reset Configuration Word
33 * if CLKIN is 66MHz, then
34 * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
35 */
6d0f6bcf 36#define CONFIG_SYS_HRCW_LOW (\
19580e66
DL
37 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
38 HRCWL_DDR_TO_SCB_CLK_1X1 |\
39 HRCWL_SVCOD_DIV_2 |\
40 HRCWL_CSB_TO_CLKIN_6X1 |\
41 HRCWL_CORE_TO_CSB_1_5X1)
42
43#ifdef CONFIG_PCISLAVE
6d0f6bcf 44#define CONFIG_SYS_HRCW_HIGH (\
19580e66
DL
45 HRCWH_PCI_AGENT |\
46 HRCWH_PCI1_ARBITER_DISABLE |\
47 HRCWH_CORE_ENABLE |\
48 HRCWH_FROM_0XFFF00100 |\
49 HRCWH_BOOTSEQ_DISABLE |\
50 HRCWH_SW_WATCHDOG_DISABLE |\
51 HRCWH_ROM_LOC_LOCAL_16BIT |\
52 HRCWH_RL_EXT_LEGACY |\
53 HRCWH_TSEC1M_IN_RGMII |\
54 HRCWH_TSEC2M_IN_RGMII |\
55 HRCWH_BIG_ENDIAN |\
56 HRCWH_LDP_CLEAR)
57#else
6d0f6bcf 58#define CONFIG_SYS_HRCW_HIGH (\
19580e66
DL
59 HRCWH_PCI_HOST |\
60 HRCWH_PCI1_ARBITER_ENABLE |\
61 HRCWH_CORE_ENABLE |\
62 HRCWH_FROM_0X00000100 |\
63 HRCWH_BOOTSEQ_DISABLE |\
64 HRCWH_SW_WATCHDOG_DISABLE |\
65 HRCWH_ROM_LOC_LOCAL_16BIT |\
66 HRCWH_RL_EXT_LEGACY |\
67 HRCWH_TSEC1M_IN_RGMII |\
68 HRCWH_TSEC2M_IN_RGMII |\
69 HRCWH_BIG_ENDIAN |\
70 HRCWH_LDP_CLEAR)
71#endif
72
bd4458cb 73/* Arbiter Configuration Register */
6d0f6bcf 74#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
8d85808f 75#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
bd4458cb
DL
76
77/* System Priority Control Register */
8d85808f 78#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
bd4458cb 79
19580e66 80/*
bd4458cb 81 * IP blocks clock configuration
19580e66 82 */
6d0f6bcf
JCPV
83#define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
84#define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
8d85808f 85#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
19580e66
DL
86
87/*
88 * System IO Config
89 */
6d0f6bcf
JCPV
90#define CONFIG_SYS_SICRH 0x00000000
91#define CONFIG_SYS_SICRL 0x00000000
19580e66
DL
92
93/*
94 * Output Buffer Impedance
95 */
6d0f6bcf 96#define CONFIG_SYS_OBIR 0x31100000
19580e66 97
c78c6783 98#define CONFIG_HWCONFIG
19580e66
DL
99
100/*
101 * IMMR new address
102 */
6d0f6bcf 103#define CONFIG_SYS_IMMR 0xE0000000
19580e66
DL
104
105/*
106 * DDR Setup
107 */
6d0f6bcf
JCPV
108#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
109#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
110#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
111#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
112#define CONFIG_SYS_83XX_DDR_USES_CS0
2fef4020
JH
113#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
114 | DDRCDR_ODT \
115 | DDRCDR_Q_DRN)
116 /* 0x80080001 */ /* ODT 150ohm on SoC */
19580e66
DL
117
118#undef CONFIG_DDR_ECC /* support DDR ECC function */
119#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
120
121#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
122#define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
123
124#if defined(CONFIG_SPD_EEPROM)
125#define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
126#else
127/*
128 * Manually set up DDR parameters
7e74d63d 129 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
19580e66
DL
130 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
131 */
6d0f6bcf
JCPV
132#define CONFIG_SYS_DDR_SIZE 512 /* MB */
133#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
8d85808f 134#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
2fef4020
JH
135 | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
136 | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
137 | CSCONFIG_ROW_BIT_14 \
138 | CSCONFIG_COL_BIT_10)
139 /* 0x80010202 */
6d0f6bcf 140#define CONFIG_SYS_DDR_TIMING_3 0x00000000
8d85808f
JH
141#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
142 | (0 << TIMING_CFG0_WRT_SHIFT) \
143 | (0 << TIMING_CFG0_RRT_SHIFT) \
144 | (0 << TIMING_CFG0_WWT_SHIFT) \
145 | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
146 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
147 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
148 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
19580e66 149 /* 0x00620802 */
8d85808f
JH
150#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
151 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
152 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
153 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
154 | (13 << TIMING_CFG1_REFREC_SHIFT) \
155 | (3 << TIMING_CFG1_WRREC_SHIFT) \
156 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
157 | (2 << TIMING_CFG1_WRTORD_SHIFT))
19580e66 158 /* 0x3935d322 */
8d85808f
JH
159#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
160 | (6 << TIMING_CFG2_CPO_SHIFT) \
161 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
162 | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
163 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
164 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
165 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
7e74d63d 166 /* 0x131088c8 */
8d85808f
JH
167#define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
168 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
19580e66 169 /* 0x03E00100 */
6d0f6bcf
JCPV
170#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
171#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
8d85808f
JH
172#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
173 | (0x1432 << SDRAM_MODE_SD_SHIFT))
7e74d63d 174 /* ODT 150ohm CL=3, AL=1 on SDRAM */
8d85808f 175#define CONFIG_SYS_DDR_MODE2 0x00000000
19580e66
DL
176#endif
177
178/*
179 * Memory test
180 */
6d0f6bcf
JCPV
181#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
182#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
183#define CONFIG_SYS_MEMTEST_END 0x00140000
19580e66
DL
184
185/*
186 * The reserved memory
187 */
14d0a02a 188#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
19580e66 189
6d0f6bcf
JCPV
190#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
191#define CONFIG_SYS_RAMBOOT
19580e66 192#else
6d0f6bcf 193#undef CONFIG_SYS_RAMBOOT
19580e66
DL
194#endif
195
6d0f6bcf 196/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
16c8c170 197#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
8d85808f 198#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
19580e66
DL
199
200/*
201 * Initial RAM Base Address Setup
202 */
6d0f6bcf
JCPV
203#define CONFIG_SYS_INIT_RAM_LOCK 1
204#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
553f0982 205#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
8d85808f
JH
206#define CONFIG_SYS_GBL_DATA_OFFSET \
207 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
19580e66
DL
208
209/*
210 * Local Bus Configuration & Clock Setup
211 */
c7190f02
KP
212#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
213#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
6d0f6bcf 214#define CONFIG_SYS_LBC_LBCR 0x00000000
0914f483 215#define CONFIG_FSL_ELBC 1
19580e66
DL
216
217/*
218 * FLASH on the Local Bus
219 */
8d85808f 220#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 221#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
8d85808f
JH
222#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
223#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
224#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
19580e66 225
8d85808f
JH
226 /* Window base at flash base */
227#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 228#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
19580e66 229
8d85808f 230#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
231 | BR_PS_16 /* 16 bit port */ \
232 | BR_MS_GPCM /* MSEL = GPCM */ \
233 | BR_V) /* valid */
234#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
ded08317
DL
235 | OR_UPM_XAM \
236 | OR_GPCM_CSNT \
f9023afb 237 | OR_GPCM_ACS_DIV2 \
ded08317
DL
238 | OR_GPCM_XACS \
239 | OR_GPCM_SCY_15 \
7d6a0982
JH
240 | OR_GPCM_TRLX_SET \
241 | OR_GPCM_EHTR_SET \
8d85808f 242 | OR_GPCM_EAD)
ded08317 243 /* 0xFE000FF7 */
19580e66 244
6d0f6bcf
JCPV
245#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
246#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
19580e66 247
6d0f6bcf
JCPV
248#undef CONFIG_SYS_FLASH_CHECKSUM
249#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
250#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
19580e66
DL
251
252/*
253 * BCSR on the Local Bus
254 */
6d0f6bcf 255#define CONFIG_SYS_BCSR 0xF8000000
8d85808f
JH
256 /* Access window base at BCSR base */
257#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
7d6a0982
JH
258#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
259
260#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
261 | BR_PS_8 \
262 | BR_MS_GPCM \
263 | BR_V)
264 /* 0xF8000801 */
265#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
266 | OR_GPCM_XAM \
267 | OR_GPCM_CSNT \
268 | OR_GPCM_XACS \
269 | OR_GPCM_SCY_15 \
270 | OR_GPCM_TRLX_SET \
271 | OR_GPCM_EHTR_SET \
272 | OR_GPCM_EAD)
273 /* 0xFFFFE9F7 */
19580e66
DL
274
275/*
276 * NAND Flash on the Local Bus
277 */
b3379f3f 278#define CONFIG_SYS_MAX_NAND_DEVICE 1
8d85808f 279#define CONFIG_NAND_FSL_ELBC 1
b3379f3f 280
7d6a0982 281#define CONFIG_SYS_NAND_BASE 0xE0600000
8d85808f 282#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
7d6a0982 283 | BR_DECC_CHK_GEN /* Use HW ECC */ \
8d85808f 284 | BR_PS_8 /* 8 bit port */ \
19580e66 285 | BR_MS_FCM /* MSEL = FCM */ \
7d6a0982
JH
286 | BR_V) /* valid */
287#define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
b3379f3f 288 | OR_FCM_BCTLD \
19580e66
DL
289 | OR_FCM_CST \
290 | OR_FCM_CHT \
291 | OR_FCM_SCY_1 \
b3379f3f 292 | OR_FCM_RST \
19580e66 293 | OR_FCM_TRLX \
8d85808f 294 | OR_FCM_EHTR)
b3379f3f 295 /* 0xFFFF919E */
19580e66 296
6d0f6bcf 297#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
7d6a0982 298#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
19580e66
DL
299
300/*
301 * Serial Port
302 */
6d0f6bcf
JCPV
303#define CONFIG_SYS_NS16550_SERIAL
304#define CONFIG_SYS_NS16550_REG_SIZE 1
305#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
19580e66 306
6d0f6bcf 307#define CONFIG_SYS_BAUDRATE_TABLE \
8d85808f 308 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
19580e66 309
6d0f6bcf
JCPV
310#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
311#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
19580e66 312
19580e66 313/* I2C */
00f792e0
HS
314#define CONFIG_SYS_I2C
315#define CONFIG_SYS_I2C_FSL
316#define CONFIG_SYS_FSL_I2C_SPEED 400000
317#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
318#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
319#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
19580e66
DL
320
321/*
322 * Config on-board RTC
323 */
324#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
6d0f6bcf 325#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
19580e66
DL
326
327/*
328 * General PCI
329 * Addresses are mapped 1-1.
330 */
8d85808f
JH
331#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
332#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
333#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
6d0f6bcf
JCPV
334#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
335#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
336#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
337#define CONFIG_SYS_PCI_IO_BASE 0x00000000
338#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
339#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
19580e66 340
6d0f6bcf
JCPV
341#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
342#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
343#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
19580e66 344
8b34557c
AV
345#define CONFIG_SYS_PCIE1_BASE 0xA0000000
346#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
347#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
348#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
349#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
350#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
351#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
352#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
353#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
354
355#define CONFIG_SYS_PCIE2_BASE 0xC0000000
356#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
357#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
358#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
359#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
360#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
361#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
362#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
363#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
364
19580e66 365#ifdef CONFIG_PCI
842033e6 366#define CONFIG_PCI_INDIRECT_BRIDGE
00f7bbae
AV
367#ifndef __ASSEMBLY__
368extern int board_pci_host_broken(void);
369#endif
be9b56df 370#define CONFIG_PCIE
19580e66
DL
371#define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
372
3bf1be3c 373#define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
6c3c5750
NB
374#define CONFIG_USB_EHCI_FSL
375#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
3bf1be3c 376
19580e66
DL
377#undef CONFIG_EEPRO100
378#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 379#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
19580e66
DL
380#endif /* CONFIG_PCI */
381
19580e66
DL
382/*
383 * TSEC
384 */
6d0f6bcf 385#define CONFIG_SYS_TSEC1_OFFSET 0x24000
8d85808f 386#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
6d0f6bcf 387#define CONFIG_SYS_TSEC2_OFFSET 0x25000
8d85808f 388#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
19580e66
DL
389
390/*
391 * TSEC ethernet configuration
392 */
393#define CONFIG_MII 1 /* MII PHY management */
394#define CONFIG_TSEC1 1
395#define CONFIG_TSEC1_NAME "eTSEC0"
396#define CONFIG_TSEC2 1
397#define CONFIG_TSEC2_NAME "eTSEC1"
398#define TSEC1_PHY_ADDR 2
399#define TSEC2_PHY_ADDR 3
1da83a63
AV
400#define TSEC1_PHY_ADDR_SGMII 8
401#define TSEC2_PHY_ADDR_SGMII 4
19580e66
DL
402#define TSEC1_PHYIDX 0
403#define TSEC2_PHYIDX 0
404#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
405#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
406
407/* Options are: TSEC[0-1] */
408#define CONFIG_ETHPRIME "eTSEC1"
409
6f8c85e8
DL
410/* SERDES */
411#define CONFIG_FSL_SERDES
412#define CONFIG_FSL_SERDES1 0xe3000
413#define CONFIG_FSL_SERDES2 0xe3100
414
2eeb3e4f
DL
415/*
416 * SATA
417 */
6d0f6bcf 418#define CONFIG_SYS_SATA_MAX_DEVICE 2
2eeb3e4f 419#define CONFIG_SATA1
6d0f6bcf 420#define CONFIG_SYS_SATA1_OFFSET 0x18000
8d85808f
JH
421#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
422#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
2eeb3e4f 423#define CONFIG_SATA2
6d0f6bcf 424#define CONFIG_SYS_SATA2_OFFSET 0x19000
8d85808f
JH
425#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
426#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
2eeb3e4f
DL
427
428#ifdef CONFIG_FSL_SATA
429#define CONFIG_LBA48
2eeb3e4f
DL
430#endif
431
19580e66
DL
432/*
433 * Environment
434 */
6d0f6bcf 435#ifndef CONFIG_SYS_RAMBOOT
8d85808f
JH
436 #define CONFIG_ENV_ADDR \
437 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
438 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
439 #define CONFIG_ENV_SIZE 0x2000
19580e66 440#else
6d0f6bcf 441 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 442 #define CONFIG_ENV_SIZE 0x2000
19580e66
DL
443#endif
444
445#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 446#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
19580e66
DL
447
448/*
449 * BOOTP options
450 */
451#define CONFIG_BOOTP_BOOTFILESIZE
19580e66 452
19580e66
DL
453/*
454 * Command line configuration.
455 */
19580e66 456
19580e66
DL
457#undef CONFIG_WATCHDOG /* watchdog disabled */
458
e1ac387f
AF
459#ifdef CONFIG_MMC
460#define CONFIG_FSL_ESDHC
a6da8b81 461#define CONFIG_FSL_ESDHC_PIN_MUX
e1ac387f 462#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
e1ac387f
AF
463#endif
464
19580e66
DL
465/*
466 * Miscellaneous configurable options
467 */
6d0f6bcf 468#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
19580e66 469
19580e66
DL
470/*
471 * For booting Linux, the board info and command line data
9f530d59 472 * have to be in the first 256 MB of memory, since this is
19580e66
DL
473 * the maximum mapped by the Linux kernel during initialization.
474 */
8d85808f 475#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
63865278 476#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
19580e66
DL
477
478/*
479 * Core HID Setup
480 */
1a2e203b
KP
481#define CONFIG_SYS_HID0_INIT 0x000000000
482#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
483 HID0_ENABLE_INSTRUCTION_CACHE)
6d0f6bcf 484#define CONFIG_SYS_HID2 HID2_HBE
19580e66 485
19580e66
DL
486/*
487 * MMU Setup
488 */
31d82672 489#define CONFIG_HIGH_BATS 1 /* High BATs supported */
19580e66
DL
490
491/* DDR: cache cacheable */
6d0f6bcf
JCPV
492#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
493#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
19580e66 494
8d85808f 495#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
72cd4087 496 | BATL_PP_RW \
8d85808f
JH
497 | BATL_MEMCOHERENCE)
498#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
499 | BATU_BL_256M \
500 | BATU_VS \
501 | BATU_VP)
6d0f6bcf
JCPV
502#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
503#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
19580e66 504
8d85808f 505#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
72cd4087 506 | BATL_PP_RW \
8d85808f
JH
507 | BATL_MEMCOHERENCE)
508#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
509 | BATU_BL_256M \
510 | BATU_VS \
511 | BATU_VP)
6d0f6bcf
JCPV
512#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
513#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
19580e66
DL
514
515/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
8d85808f 516#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
72cd4087 517 | BATL_PP_RW \
8d85808f
JH
518 | BATL_CACHEINHIBIT \
519 | BATL_GUARDEDSTORAGE)
520#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
521 | BATU_BL_8M \
522 | BATU_VS \
523 | BATU_VP)
6d0f6bcf
JCPV
524#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
525#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
19580e66
DL
526
527/* BCSR: cache-inhibit and guarded */
8d85808f 528#define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
72cd4087 529 | BATL_PP_RW \
8d85808f
JH
530 | BATL_CACHEINHIBIT \
531 | BATL_GUARDEDSTORAGE)
532#define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
533 | BATU_BL_128K \
534 | BATU_VS \
535 | BATU_VP)
6d0f6bcf
JCPV
536#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
537#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
19580e66
DL
538
539/* FLASH: icache cacheable, but dcache-inhibit and guarded */
8d85808f 540#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
72cd4087 541 | BATL_PP_RW \
8d85808f
JH
542 | BATL_MEMCOHERENCE)
543#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
544 | BATU_BL_32M \
545 | BATU_VS \
546 | BATU_VP)
547#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
72cd4087 548 | BATL_PP_RW \
8d85808f
JH
549 | BATL_CACHEINHIBIT \
550 | BATL_GUARDEDSTORAGE)
6d0f6bcf 551#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
19580e66
DL
552
553/* Stack in dcache: cacheable, no memory coherence */
72cd4087 554#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
8d85808f
JH
555#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
556 | BATU_BL_128K \
557 | BATU_VS \
558 | BATU_VP)
6d0f6bcf
JCPV
559#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
560#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
19580e66
DL
561
562#ifdef CONFIG_PCI
563/* PCI MEM space: cacheable */
8d85808f 564#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
72cd4087 565 | BATL_PP_RW \
8d85808f
JH
566 | BATL_MEMCOHERENCE)
567#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
568 | BATU_BL_256M \
569 | BATU_VS \
570 | BATU_VP)
6d0f6bcf
JCPV
571#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
572#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
19580e66 573/* PCI MMIO space: cache-inhibit and guarded */
8d85808f 574#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
72cd4087 575 | BATL_PP_RW \
8d85808f
JH
576 | BATL_CACHEINHIBIT \
577 | BATL_GUARDEDSTORAGE)
578#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
579 | BATU_BL_256M \
580 | BATU_VS \
581 | BATU_VP)
6d0f6bcf
JCPV
582#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
583#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
19580e66 584#else
6d0f6bcf
JCPV
585#define CONFIG_SYS_IBAT6L (0)
586#define CONFIG_SYS_IBAT6U (0)
587#define CONFIG_SYS_IBAT7L (0)
588#define CONFIG_SYS_IBAT7U (0)
589#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
590#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
591#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
592#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
19580e66
DL
593#endif
594
19580e66
DL
595#if defined(CONFIG_CMD_KGDB)
596#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
19580e66
DL
597#endif
598
599/*
600 * Environment Configuration
601 */
602
603#define CONFIG_ENV_OVERWRITE
604
605#if defined(CONFIG_TSEC_ENET)
606#define CONFIG_HAS_ETH0
19580e66 607#define CONFIG_HAS_ETH1
19580e66
DL
608#endif
609
79f516bc 610#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
19580e66 611
19580e66 612#define CONFIG_EXTRA_ENV_SETTINGS \
8d85808f
JH
613 "netdev=eth0\0" \
614 "consoledev=ttyS0\0" \
615 "ramdiskaddr=1000000\0" \
616 "ramdiskfile=ramfs.83xx\0" \
617 "fdtaddr=780000\0" \
618 "fdtfile=mpc8379_mds.dtb\0" \
619 ""
19580e66
DL
620
621#define CONFIG_NFSBOOTCOMMAND \
8d85808f
JH
622 "setenv bootargs root=/dev/nfs rw " \
623 "nfsroot=$serverip:$rootpath " \
624 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
625 "$netdev:off " \
626 "console=$consoledev,$baudrate $othbootargs;" \
627 "tftp $loadaddr $bootfile;" \
628 "tftp $fdtaddr $fdtfile;" \
629 "bootm $loadaddr - $fdtaddr"
19580e66
DL
630
631#define CONFIG_RAMBOOTCOMMAND \
8d85808f
JH
632 "setenv bootargs root=/dev/ram rw " \
633 "console=$consoledev,$baudrate $othbootargs;" \
634 "tftp $ramdiskaddr $ramdiskfile;" \
635 "tftp $loadaddr $bootfile;" \
636 "tftp $fdtaddr $fdtfile;" \
637 "bootm $loadaddr $ramdiskaddr $fdtaddr"
19580e66 638
19580e66
DL
639#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
640
641#endif /* __CONFIG_H */
This page took 0.773226 seconds and 4 git commands to generate.