]>
Commit | Line | Data |
---|---|---|
19580e66 DL |
1 | /* |
2 | * Copyright (C) 2007 Freescale Semiconductor, Inc. | |
3 | * Dave Liu <[email protected]> | |
4 | * | |
5 | * This program is free software; you can redistribute it and/or | |
6 | * modify it under the terms of the GNU General Public License as | |
7 | * published by the Free Software Foundation; either version 2 of | |
8 | * the License, or (at your option) any later version. | |
9 | * | |
10 | * This program is distributed in the hope that it will be useful, | |
11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
13 | * GNU General Public License for more details. | |
14 | * | |
15 | * You should have received a copy of the GNU General Public License | |
16 | * along with this program; if not, write to the Free Software | |
17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
18 | * MA 02111-1307 USA | |
19 | */ | |
20 | ||
21 | #ifndef __CONFIG_H | |
22 | #define __CONFIG_H | |
23 | ||
19580e66 DL |
24 | /* |
25 | * High Level Configuration Options | |
26 | */ | |
27 | #define CONFIG_E300 1 /* E300 family */ | |
0f898604 | 28 | #define CONFIG_MPC83xx 1 /* MPC83xx family */ |
2c7920af | 29 | #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ |
19580e66 DL |
30 | #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */ |
31 | ||
2ae18241 WD |
32 | #define CONFIG_SYS_TEXT_BASE 0xFE000000 |
33 | ||
19580e66 DL |
34 | /* |
35 | * System Clock Setup | |
36 | */ | |
37 | #ifdef CONFIG_PCISLAVE | |
38 | #define CONFIG_83XX_PCICLK 66000000 /* in HZ */ | |
39 | #else | |
40 | #define CONFIG_83XX_CLKIN 66000000 /* in Hz */ | |
41 | #endif | |
42 | ||
43 | #ifndef CONFIG_SYS_CLK_FREQ | |
44 | #define CONFIG_SYS_CLK_FREQ 66000000 | |
45 | #endif | |
46 | ||
47 | /* | |
48 | * Hardware Reset Configuration Word | |
49 | * if CLKIN is 66MHz, then | |
50 | * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz | |
51 | */ | |
6d0f6bcf | 52 | #define CONFIG_SYS_HRCW_LOW (\ |
19580e66 DL |
53 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
54 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ | |
55 | HRCWL_SVCOD_DIV_2 |\ | |
56 | HRCWL_CSB_TO_CLKIN_6X1 |\ | |
57 | HRCWL_CORE_TO_CSB_1_5X1) | |
58 | ||
59 | #ifdef CONFIG_PCISLAVE | |
6d0f6bcf | 60 | #define CONFIG_SYS_HRCW_HIGH (\ |
19580e66 DL |
61 | HRCWH_PCI_AGENT |\ |
62 | HRCWH_PCI1_ARBITER_DISABLE |\ | |
63 | HRCWH_CORE_ENABLE |\ | |
64 | HRCWH_FROM_0XFFF00100 |\ | |
65 | HRCWH_BOOTSEQ_DISABLE |\ | |
66 | HRCWH_SW_WATCHDOG_DISABLE |\ | |
67 | HRCWH_ROM_LOC_LOCAL_16BIT |\ | |
68 | HRCWH_RL_EXT_LEGACY |\ | |
69 | HRCWH_TSEC1M_IN_RGMII |\ | |
70 | HRCWH_TSEC2M_IN_RGMII |\ | |
71 | HRCWH_BIG_ENDIAN |\ | |
72 | HRCWH_LDP_CLEAR) | |
73 | #else | |
6d0f6bcf | 74 | #define CONFIG_SYS_HRCW_HIGH (\ |
19580e66 DL |
75 | HRCWH_PCI_HOST |\ |
76 | HRCWH_PCI1_ARBITER_ENABLE |\ | |
77 | HRCWH_CORE_ENABLE |\ | |
78 | HRCWH_FROM_0X00000100 |\ | |
79 | HRCWH_BOOTSEQ_DISABLE |\ | |
80 | HRCWH_SW_WATCHDOG_DISABLE |\ | |
81 | HRCWH_ROM_LOC_LOCAL_16BIT |\ | |
82 | HRCWH_RL_EXT_LEGACY |\ | |
83 | HRCWH_TSEC1M_IN_RGMII |\ | |
84 | HRCWH_TSEC2M_IN_RGMII |\ | |
85 | HRCWH_BIG_ENDIAN |\ | |
86 | HRCWH_LDP_CLEAR) | |
87 | #endif | |
88 | ||
bd4458cb | 89 | /* Arbiter Configuration Register */ |
6d0f6bcf | 90 | #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ |
8d85808f | 91 | #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ |
bd4458cb DL |
92 | |
93 | /* System Priority Control Register */ | |
8d85808f | 94 | #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */ |
bd4458cb | 95 | |
19580e66 | 96 | /* |
bd4458cb | 97 | * IP blocks clock configuration |
19580e66 | 98 | */ |
6d0f6bcf JCPV |
99 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */ |
100 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */ | |
8d85808f | 101 | #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */ |
19580e66 DL |
102 | |
103 | /* | |
104 | * System IO Config | |
105 | */ | |
6d0f6bcf JCPV |
106 | #define CONFIG_SYS_SICRH 0x00000000 |
107 | #define CONFIG_SYS_SICRL 0x00000000 | |
19580e66 DL |
108 | |
109 | /* | |
110 | * Output Buffer Impedance | |
111 | */ | |
6d0f6bcf | 112 | #define CONFIG_SYS_OBIR 0x31100000 |
19580e66 DL |
113 | |
114 | #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */ | |
115 | #define CONFIG_BOARD_EARLY_INIT_R | |
c78c6783 | 116 | #define CONFIG_HWCONFIG |
19580e66 DL |
117 | |
118 | /* | |
119 | * IMMR new address | |
120 | */ | |
6d0f6bcf | 121 | #define CONFIG_SYS_IMMR 0xE0000000 |
19580e66 DL |
122 | |
123 | /* | |
124 | * DDR Setup | |
125 | */ | |
6d0f6bcf JCPV |
126 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ |
127 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE | |
128 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE | |
129 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 | |
130 | #define CONFIG_SYS_83XX_DDR_USES_CS0 | |
2fef4020 JH |
131 | #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \ |
132 | | DDRCDR_ODT \ | |
133 | | DDRCDR_Q_DRN) | |
134 | /* 0x80080001 */ /* ODT 150ohm on SoC */ | |
19580e66 DL |
135 | |
136 | #undef CONFIG_DDR_ECC /* support DDR ECC function */ | |
137 | #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ | |
138 | ||
139 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */ | |
140 | #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ | |
141 | ||
142 | #if defined(CONFIG_SPD_EEPROM) | |
143 | #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */ | |
144 | #else | |
145 | /* | |
146 | * Manually set up DDR parameters | |
7e74d63d | 147 | * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM |
19580e66 DL |
148 | * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5 |
149 | */ | |
6d0f6bcf JCPV |
150 | #define CONFIG_SYS_DDR_SIZE 512 /* MB */ |
151 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f | |
8d85808f | 152 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
2fef4020 JH |
153 | | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \ |
154 | | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \ | |
155 | | CSCONFIG_ROW_BIT_14 \ | |
156 | | CSCONFIG_COL_BIT_10) | |
157 | /* 0x80010202 */ | |
6d0f6bcf | 158 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
8d85808f JH |
159 | #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ |
160 | | (0 << TIMING_CFG0_WRT_SHIFT) \ | |
161 | | (0 << TIMING_CFG0_RRT_SHIFT) \ | |
162 | | (0 << TIMING_CFG0_WWT_SHIFT) \ | |
163 | | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ | |
164 | | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ | |
165 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ | |
166 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) | |
19580e66 | 167 | /* 0x00620802 */ |
8d85808f JH |
168 | #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ |
169 | | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ | |
170 | | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ | |
171 | | (5 << TIMING_CFG1_CASLAT_SHIFT) \ | |
172 | | (13 << TIMING_CFG1_REFREC_SHIFT) \ | |
173 | | (3 << TIMING_CFG1_WRREC_SHIFT) \ | |
174 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ | |
175 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) | |
19580e66 | 176 | /* 0x3935d322 */ |
8d85808f JH |
177 | #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ |
178 | | (6 << TIMING_CFG2_CPO_SHIFT) \ | |
179 | | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ | |
180 | | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ | |
181 | | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ | |
182 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ | |
183 | | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) | |
7e74d63d | 184 | /* 0x131088c8 */ |
8d85808f JH |
185 | #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \ |
186 | | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) | |
19580e66 | 187 | /* 0x03E00100 */ |
6d0f6bcf JCPV |
188 | #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 |
189 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ | |
8d85808f JH |
190 | #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ |
191 | | (0x1432 << SDRAM_MODE_SD_SHIFT)) | |
7e74d63d | 192 | /* ODT 150ohm CL=3, AL=1 on SDRAM */ |
8d85808f | 193 | #define CONFIG_SYS_DDR_MODE2 0x00000000 |
19580e66 DL |
194 | #endif |
195 | ||
196 | /* | |
197 | * Memory test | |
198 | */ | |
6d0f6bcf JCPV |
199 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
200 | #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ | |
201 | #define CONFIG_SYS_MEMTEST_END 0x00140000 | |
19580e66 DL |
202 | |
203 | /* | |
204 | * The reserved memory | |
205 | */ | |
14d0a02a | 206 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
19580e66 | 207 | |
6d0f6bcf JCPV |
208 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
209 | #define CONFIG_SYS_RAMBOOT | |
19580e66 | 210 | #else |
6d0f6bcf | 211 | #undef CONFIG_SYS_RAMBOOT |
19580e66 DL |
212 | #endif |
213 | ||
6d0f6bcf | 214 | /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ |
8d85808f JH |
215 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ |
216 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ | |
19580e66 DL |
217 | |
218 | /* | |
219 | * Initial RAM Base Address Setup | |
220 | */ | |
6d0f6bcf JCPV |
221 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
222 | #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ | |
553f0982 | 223 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ |
8d85808f JH |
224 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
225 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
19580e66 DL |
226 | |
227 | /* | |
228 | * Local Bus Configuration & Clock Setup | |
229 | */ | |
c7190f02 KP |
230 | #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP |
231 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 | |
6d0f6bcf | 232 | #define CONFIG_SYS_LBC_LBCR 0x00000000 |
0914f483 | 233 | #define CONFIG_FSL_ELBC 1 |
19580e66 DL |
234 | |
235 | /* | |
236 | * FLASH on the Local Bus | |
237 | */ | |
8d85808f | 238 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ |
00b1883a | 239 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ |
8d85808f JH |
240 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ |
241 | #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */ | |
242 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ | |
19580e66 | 243 | |
8d85808f JH |
244 | /* Window base at flash base */ |
245 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE | |
7d6a0982 | 246 | #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB) |
19580e66 | 247 | |
8d85808f | 248 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ |
7d6a0982 JH |
249 | | BR_PS_16 /* 16 bit port */ \ |
250 | | BR_MS_GPCM /* MSEL = GPCM */ \ | |
251 | | BR_V) /* valid */ | |
252 | #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ | |
ded08317 DL |
253 | | OR_UPM_XAM \ |
254 | | OR_GPCM_CSNT \ | |
f9023afb | 255 | | OR_GPCM_ACS_DIV2 \ |
ded08317 DL |
256 | | OR_GPCM_XACS \ |
257 | | OR_GPCM_SCY_15 \ | |
7d6a0982 JH |
258 | | OR_GPCM_TRLX_SET \ |
259 | | OR_GPCM_EHTR_SET \ | |
8d85808f | 260 | | OR_GPCM_EAD) |
ded08317 | 261 | /* 0xFE000FF7 */ |
19580e66 | 262 | |
6d0f6bcf JCPV |
263 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
264 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ | |
19580e66 | 265 | |
6d0f6bcf JCPV |
266 | #undef CONFIG_SYS_FLASH_CHECKSUM |
267 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ | |
268 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ | |
19580e66 DL |
269 | |
270 | /* | |
271 | * BCSR on the Local Bus | |
272 | */ | |
6d0f6bcf | 273 | #define CONFIG_SYS_BCSR 0xF8000000 |
8d85808f JH |
274 | /* Access window base at BCSR base */ |
275 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR | |
7d6a0982 JH |
276 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
277 | ||
278 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \ | |
279 | | BR_PS_8 \ | |
280 | | BR_MS_GPCM \ | |
281 | | BR_V) | |
282 | /* 0xF8000801 */ | |
283 | #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ | |
284 | | OR_GPCM_XAM \ | |
285 | | OR_GPCM_CSNT \ | |
286 | | OR_GPCM_XACS \ | |
287 | | OR_GPCM_SCY_15 \ | |
288 | | OR_GPCM_TRLX_SET \ | |
289 | | OR_GPCM_EHTR_SET \ | |
290 | | OR_GPCM_EAD) | |
291 | /* 0xFFFFE9F7 */ | |
19580e66 DL |
292 | |
293 | /* | |
294 | * NAND Flash on the Local Bus | |
295 | */ | |
b3379f3f AV |
296 | #define CONFIG_CMD_NAND 1 |
297 | #define CONFIG_MTD_NAND_VERIFY_WRITE 1 | |
298 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
8d85808f | 299 | #define CONFIG_NAND_FSL_ELBC 1 |
b3379f3f | 300 | |
7d6a0982 | 301 | #define CONFIG_SYS_NAND_BASE 0xE0600000 |
8d85808f | 302 | #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \ |
7d6a0982 | 303 | | BR_DECC_CHK_GEN /* Use HW ECC */ \ |
8d85808f | 304 | | BR_PS_8 /* 8 bit port */ \ |
19580e66 | 305 | | BR_MS_FCM /* MSEL = FCM */ \ |
7d6a0982 JH |
306 | | BR_V) /* valid */ |
307 | #define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \ | |
b3379f3f | 308 | | OR_FCM_BCTLD \ |
19580e66 DL |
309 | | OR_FCM_CST \ |
310 | | OR_FCM_CHT \ | |
311 | | OR_FCM_SCY_1 \ | |
b3379f3f | 312 | | OR_FCM_RST \ |
19580e66 | 313 | | OR_FCM_TRLX \ |
8d85808f | 314 | | OR_FCM_EHTR) |
b3379f3f | 315 | /* 0xFFFF919E */ |
19580e66 | 316 | |
6d0f6bcf | 317 | #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE |
7d6a0982 | 318 | #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
19580e66 DL |
319 | |
320 | /* | |
321 | * Serial Port | |
322 | */ | |
323 | #define CONFIG_CONS_INDEX 1 | |
6d0f6bcf JCPV |
324 | #define CONFIG_SYS_NS16550 |
325 | #define CONFIG_SYS_NS16550_SERIAL | |
326 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
327 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) | |
19580e66 | 328 | |
6d0f6bcf | 329 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
8d85808f | 330 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
19580e66 | 331 | |
6d0f6bcf JCPV |
332 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
333 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) | |
19580e66 DL |
334 | |
335 | /* Use the HUSH parser */ | |
6d0f6bcf | 336 | #define CONFIG_SYS_HUSH_PARSER |
19580e66 DL |
337 | |
338 | /* Pass open firmware flat tree */ | |
339 | #define CONFIG_OF_LIBFDT 1 | |
340 | #define CONFIG_OF_BOARD_SETUP 1 | |
5b8bc606 | 341 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 |
19580e66 DL |
342 | |
343 | /* I2C */ | |
344 | #define CONFIG_HARD_I2C /* I2C with hardware support */ | |
345 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ | |
346 | #define CONFIG_FSL_I2C | |
8d85808f JH |
347 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
348 | #define CONFIG_SYS_I2C_SLAVE 0x7F | |
6d0f6bcf | 349 | #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */ |
8d85808f JH |
350 | #define CONFIG_SYS_I2C_OFFSET 0x3000 |
351 | #define CONFIG_SYS_I2C2_OFFSET 0x3100 | |
19580e66 DL |
352 | |
353 | /* | |
354 | * Config on-board RTC | |
355 | */ | |
356 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ | |
6d0f6bcf | 357 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
19580e66 DL |
358 | |
359 | /* | |
360 | * General PCI | |
361 | * Addresses are mapped 1-1. | |
362 | */ | |
8d85808f JH |
363 | #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 |
364 | #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE | |
365 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ | |
6d0f6bcf JCPV |
366 | #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 |
367 | #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE | |
368 | #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ | |
369 | #define CONFIG_SYS_PCI_IO_BASE 0x00000000 | |
370 | #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 | |
371 | #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ | |
19580e66 | 372 | |
6d0f6bcf JCPV |
373 | #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE |
374 | #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 | |
375 | #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 | |
19580e66 | 376 | |
8b34557c AV |
377 | #define CONFIG_SYS_PCIE1_BASE 0xA0000000 |
378 | #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 | |
379 | #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 | |
380 | #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 | |
381 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 | |
382 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 | |
383 | #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 | |
384 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 | |
385 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 | |
386 | ||
387 | #define CONFIG_SYS_PCIE2_BASE 0xC0000000 | |
388 | #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 | |
389 | #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 | |
390 | #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 | |
391 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 | |
392 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 | |
393 | #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 | |
394 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 | |
395 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 | |
396 | ||
19580e66 | 397 | #ifdef CONFIG_PCI |
842033e6 | 398 | #define CONFIG_PCI_INDIRECT_BRIDGE |
00f7bbae AV |
399 | #ifndef __ASSEMBLY__ |
400 | extern int board_pci_host_broken(void); | |
401 | #endif | |
be9b56df | 402 | #define CONFIG_PCIE |
19580e66 DL |
403 | #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */ |
404 | ||
3bf1be3c AV |
405 | #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */ |
406 | ||
19580e66 DL |
407 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
408 | ||
409 | #undef CONFIG_EEPRO100 | |
410 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
6d0f6bcf | 411 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ |
19580e66 DL |
412 | #endif /* CONFIG_PCI */ |
413 | ||
19580e66 DL |
414 | /* |
415 | * TSEC | |
416 | */ | |
417 | #define CONFIG_TSEC_ENET /* TSEC ethernet support */ | |
6d0f6bcf | 418 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
8d85808f | 419 | #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) |
6d0f6bcf | 420 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
8d85808f | 421 | #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) |
19580e66 DL |
422 | |
423 | /* | |
424 | * TSEC ethernet configuration | |
425 | */ | |
426 | #define CONFIG_MII 1 /* MII PHY management */ | |
427 | #define CONFIG_TSEC1 1 | |
428 | #define CONFIG_TSEC1_NAME "eTSEC0" | |
429 | #define CONFIG_TSEC2 1 | |
430 | #define CONFIG_TSEC2_NAME "eTSEC1" | |
431 | #define TSEC1_PHY_ADDR 2 | |
432 | #define TSEC2_PHY_ADDR 3 | |
1da83a63 AV |
433 | #define TSEC1_PHY_ADDR_SGMII 8 |
434 | #define TSEC2_PHY_ADDR_SGMII 4 | |
19580e66 DL |
435 | #define TSEC1_PHYIDX 0 |
436 | #define TSEC2_PHYIDX 0 | |
437 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) | |
438 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) | |
439 | ||
440 | /* Options are: TSEC[0-1] */ | |
441 | #define CONFIG_ETHPRIME "eTSEC1" | |
442 | ||
6f8c85e8 DL |
443 | /* SERDES */ |
444 | #define CONFIG_FSL_SERDES | |
445 | #define CONFIG_FSL_SERDES1 0xe3000 | |
446 | #define CONFIG_FSL_SERDES2 0xe3100 | |
447 | ||
2eeb3e4f DL |
448 | /* |
449 | * SATA | |
450 | */ | |
451 | #define CONFIG_LIBATA | |
452 | #define CONFIG_FSL_SATA | |
453 | ||
6d0f6bcf | 454 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
2eeb3e4f | 455 | #define CONFIG_SATA1 |
6d0f6bcf | 456 | #define CONFIG_SYS_SATA1_OFFSET 0x18000 |
8d85808f JH |
457 | #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) |
458 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA | |
2eeb3e4f | 459 | #define CONFIG_SATA2 |
6d0f6bcf | 460 | #define CONFIG_SYS_SATA2_OFFSET 0x19000 |
8d85808f JH |
461 | #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) |
462 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA | |
2eeb3e4f DL |
463 | |
464 | #ifdef CONFIG_FSL_SATA | |
465 | #define CONFIG_LBA48 | |
466 | #define CONFIG_CMD_SATA | |
467 | #define CONFIG_DOS_PARTITION | |
468 | #define CONFIG_CMD_EXT2 | |
469 | #endif | |
470 | ||
19580e66 DL |
471 | /* |
472 | * Environment | |
473 | */ | |
6d0f6bcf | 474 | #ifndef CONFIG_SYS_RAMBOOT |
5a1aceb0 | 475 | #define CONFIG_ENV_IS_IN_FLASH 1 |
8d85808f JH |
476 | #define CONFIG_ENV_ADDR \ |
477 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) | |
0e8d1586 JCPV |
478 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ |
479 | #define CONFIG_ENV_SIZE 0x2000 | |
19580e66 | 480 | #else |
8d85808f | 481 | #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */ |
93f6d725 | 482 | #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ |
6d0f6bcf | 483 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
0e8d1586 | 484 | #define CONFIG_ENV_SIZE 0x2000 |
19580e66 DL |
485 | #endif |
486 | ||
487 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
6d0f6bcf | 488 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
19580e66 DL |
489 | |
490 | /* | |
491 | * BOOTP options | |
492 | */ | |
493 | #define CONFIG_BOOTP_BOOTFILESIZE | |
494 | #define CONFIG_BOOTP_BOOTPATH | |
495 | #define CONFIG_BOOTP_GATEWAY | |
496 | #define CONFIG_BOOTP_HOSTNAME | |
497 | ||
498 | ||
499 | /* | |
500 | * Command line configuration. | |
501 | */ | |
502 | #include <config_cmd_default.h> | |
503 | ||
504 | #define CONFIG_CMD_PING | |
505 | #define CONFIG_CMD_I2C | |
506 | #define CONFIG_CMD_MII | |
507 | #define CONFIG_CMD_DATE | |
508 | ||
509 | #if defined(CONFIG_PCI) | |
510 | #define CONFIG_CMD_PCI | |
511 | #endif | |
512 | ||
6d0f6bcf | 513 | #if defined(CONFIG_SYS_RAMBOOT) |
bdab39d3 | 514 | #undef CONFIG_CMD_SAVEENV |
19580e66 DL |
515 | #undef CONFIG_CMD_LOADS |
516 | #endif | |
517 | ||
518 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ | |
a059e90e | 519 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ |
19580e66 DL |
520 | |
521 | #undef CONFIG_WATCHDOG /* watchdog disabled */ | |
522 | ||
e1ac387f AF |
523 | #define CONFIG_MMC 1 |
524 | ||
525 | #ifdef CONFIG_MMC | |
526 | #define CONFIG_FSL_ESDHC | |
a6da8b81 | 527 | #define CONFIG_FSL_ESDHC_PIN_MUX |
e1ac387f AF |
528 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR |
529 | #define CONFIG_CMD_MMC | |
530 | #define CONFIG_GENERIC_MMC | |
531 | #define CONFIG_CMD_EXT2 | |
532 | #define CONFIG_CMD_FAT | |
533 | #define CONFIG_DOS_PARTITION | |
534 | #endif | |
535 | ||
19580e66 DL |
536 | /* |
537 | * Miscellaneous configurable options | |
538 | */ | |
6d0f6bcf JCPV |
539 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
540 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ | |
541 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
19580e66 DL |
542 | |
543 | #if defined(CONFIG_CMD_KGDB) | |
6d0f6bcf | 544 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
19580e66 | 545 | #else |
6d0f6bcf | 546 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
19580e66 DL |
547 | #endif |
548 | ||
8d85808f JH |
549 | /* Print Buffer Size */ |
550 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) | |
551 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
552 | /* Boot Argument Buffer Size */ | |
553 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
554 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ | |
19580e66 DL |
555 | |
556 | /* | |
557 | * For booting Linux, the board info and command line data | |
9f530d59 | 558 | * have to be in the first 256 MB of memory, since this is |
19580e66 DL |
559 | * the maximum mapped by the Linux kernel during initialization. |
560 | */ | |
8d85808f | 561 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ |
19580e66 DL |
562 | |
563 | /* | |
564 | * Core HID Setup | |
565 | */ | |
1a2e203b KP |
566 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
567 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ | |
568 | HID0_ENABLE_INSTRUCTION_CACHE) | |
6d0f6bcf | 569 | #define CONFIG_SYS_HID2 HID2_HBE |
19580e66 | 570 | |
19580e66 DL |
571 | /* |
572 | * MMU Setup | |
573 | */ | |
31d82672 | 574 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
19580e66 DL |
575 | |
576 | /* DDR: cache cacheable */ | |
6d0f6bcf JCPV |
577 | #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE |
578 | #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) | |
19580e66 | 579 | |
8d85808f | 580 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ |
72cd4087 | 581 | | BATL_PP_RW \ |
8d85808f JH |
582 | | BATL_MEMCOHERENCE) |
583 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ | |
584 | | BATU_BL_256M \ | |
585 | | BATU_VS \ | |
586 | | BATU_VP) | |
6d0f6bcf JCPV |
587 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
588 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U | |
19580e66 | 589 | |
8d85808f | 590 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ |
72cd4087 | 591 | | BATL_PP_RW \ |
8d85808f JH |
592 | | BATL_MEMCOHERENCE) |
593 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ | |
594 | | BATU_BL_256M \ | |
595 | | BATU_VS \ | |
596 | | BATU_VP) | |
6d0f6bcf JCPV |
597 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
598 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U | |
19580e66 DL |
599 | |
600 | /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ | |
8d85808f | 601 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ |
72cd4087 | 602 | | BATL_PP_RW \ |
8d85808f JH |
603 | | BATL_CACHEINHIBIT \ |
604 | | BATL_GUARDEDSTORAGE) | |
605 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ | |
606 | | BATU_BL_8M \ | |
607 | | BATU_VS \ | |
608 | | BATU_VP) | |
6d0f6bcf JCPV |
609 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
610 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U | |
19580e66 DL |
611 | |
612 | /* BCSR: cache-inhibit and guarded */ | |
8d85808f | 613 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \ |
72cd4087 | 614 | | BATL_PP_RW \ |
8d85808f JH |
615 | | BATL_CACHEINHIBIT \ |
616 | | BATL_GUARDEDSTORAGE) | |
617 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \ | |
618 | | BATU_BL_128K \ | |
619 | | BATU_VS \ | |
620 | | BATU_VP) | |
6d0f6bcf JCPV |
621 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
622 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U | |
19580e66 DL |
623 | |
624 | /* FLASH: icache cacheable, but dcache-inhibit and guarded */ | |
8d85808f | 625 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ |
72cd4087 | 626 | | BATL_PP_RW \ |
8d85808f JH |
627 | | BATL_MEMCOHERENCE) |
628 | #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ | |
629 | | BATU_BL_32M \ | |
630 | | BATU_VS \ | |
631 | | BATU_VP) | |
632 | #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ | |
72cd4087 | 633 | | BATL_PP_RW \ |
8d85808f JH |
634 | | BATL_CACHEINHIBIT \ |
635 | | BATL_GUARDEDSTORAGE) | |
6d0f6bcf | 636 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
19580e66 DL |
637 | |
638 | /* Stack in dcache: cacheable, no memory coherence */ | |
72cd4087 | 639 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) |
8d85808f JH |
640 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ |
641 | | BATU_BL_128K \ | |
642 | | BATU_VS \ | |
643 | | BATU_VP) | |
6d0f6bcf JCPV |
644 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L |
645 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U | |
19580e66 DL |
646 | |
647 | #ifdef CONFIG_PCI | |
648 | /* PCI MEM space: cacheable */ | |
8d85808f | 649 | #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ |
72cd4087 | 650 | | BATL_PP_RW \ |
8d85808f JH |
651 | | BATL_MEMCOHERENCE) |
652 | #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ | |
653 | | BATU_BL_256M \ | |
654 | | BATU_VS \ | |
655 | | BATU_VP) | |
6d0f6bcf JCPV |
656 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
657 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U | |
19580e66 | 658 | /* PCI MMIO space: cache-inhibit and guarded */ |
8d85808f | 659 | #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ |
72cd4087 | 660 | | BATL_PP_RW \ |
8d85808f JH |
661 | | BATL_CACHEINHIBIT \ |
662 | | BATL_GUARDEDSTORAGE) | |
663 | #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ | |
664 | | BATU_BL_256M \ | |
665 | | BATU_VS \ | |
666 | | BATU_VP) | |
6d0f6bcf JCPV |
667 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
668 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U | |
19580e66 | 669 | #else |
6d0f6bcf JCPV |
670 | #define CONFIG_SYS_IBAT6L (0) |
671 | #define CONFIG_SYS_IBAT6U (0) | |
672 | #define CONFIG_SYS_IBAT7L (0) | |
673 | #define CONFIG_SYS_IBAT7U (0) | |
674 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L | |
675 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U | |
676 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L | |
677 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U | |
19580e66 DL |
678 | #endif |
679 | ||
19580e66 DL |
680 | #if defined(CONFIG_CMD_KGDB) |
681 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ | |
682 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ | |
683 | #endif | |
684 | ||
685 | /* | |
686 | * Environment Configuration | |
687 | */ | |
688 | ||
689 | #define CONFIG_ENV_OVERWRITE | |
690 | ||
691 | #if defined(CONFIG_TSEC_ENET) | |
692 | #define CONFIG_HAS_ETH0 | |
19580e66 | 693 | #define CONFIG_HAS_ETH1 |
19580e66 DL |
694 | #endif |
695 | ||
696 | #define CONFIG_BAUDRATE 115200 | |
697 | ||
79f516bc | 698 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
19580e66 DL |
699 | |
700 | #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ | |
701 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ | |
702 | ||
703 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
8d85808f JH |
704 | "netdev=eth0\0" \ |
705 | "consoledev=ttyS0\0" \ | |
706 | "ramdiskaddr=1000000\0" \ | |
707 | "ramdiskfile=ramfs.83xx\0" \ | |
708 | "fdtaddr=780000\0" \ | |
709 | "fdtfile=mpc8379_mds.dtb\0" \ | |
710 | "" | |
19580e66 DL |
711 | |
712 | #define CONFIG_NFSBOOTCOMMAND \ | |
8d85808f JH |
713 | "setenv bootargs root=/dev/nfs rw " \ |
714 | "nfsroot=$serverip:$rootpath " \ | |
715 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ | |
716 | "$netdev:off " \ | |
717 | "console=$consoledev,$baudrate $othbootargs;" \ | |
718 | "tftp $loadaddr $bootfile;" \ | |
719 | "tftp $fdtaddr $fdtfile;" \ | |
720 | "bootm $loadaddr - $fdtaddr" | |
19580e66 DL |
721 | |
722 | #define CONFIG_RAMBOOTCOMMAND \ | |
8d85808f JH |
723 | "setenv bootargs root=/dev/ram rw " \ |
724 | "console=$consoledev,$baudrate $othbootargs;" \ | |
725 | "tftp $ramdiskaddr $ramdiskfile;" \ | |
726 | "tftp $loadaddr $bootfile;" \ | |
727 | "tftp $fdtaddr $fdtfile;" \ | |
728 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
19580e66 DL |
729 | |
730 | ||
731 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND | |
732 | ||
733 | #endif /* __CONFIG_H */ |