]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | // SPDX-License-Identifier: GPL-2.0+ |
50586ef2 | 2 | /* |
d621da00 | 3 | * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc |
66fa035b | 4 | * Copyright 2019 NXP Semiconductors |
50586ef2 AF |
5 | * Andy Fleming |
6 | * | |
7 | * Based vaguely on the pxa mmc code: | |
8 | * (C) Copyright 2003 | |
9 | * Kyle Harris, Nexus Technologies, Inc. [email protected] | |
50586ef2 AF |
10 | */ |
11 | ||
12 | #include <config.h> | |
13 | #include <common.h> | |
14 | #include <command.h> | |
3cb14503 | 15 | #include <clk.h> |
915ffa52 | 16 | #include <errno.h> |
b33433a6 | 17 | #include <hwconfig.h> |
50586ef2 AF |
18 | #include <mmc.h> |
19 | #include <part.h> | |
20 | #include <malloc.h> | |
50586ef2 | 21 | #include <fsl_esdhc.h> |
b33433a6 | 22 | #include <fdt_support.h> |
50586ef2 | 23 | #include <asm/io.h> |
96f0407b | 24 | #include <dm.h> |
50586ef2 | 25 | |
50586ef2 AF |
26 | DECLARE_GLOBAL_DATA_PTR; |
27 | ||
28 | struct fsl_esdhc { | |
511948b2 HZ |
29 | uint dsaddr; /* SDMA system address register */ |
30 | uint blkattr; /* Block attributes register */ | |
31 | uint cmdarg; /* Command argument register */ | |
32 | uint xfertyp; /* Transfer type register */ | |
33 | uint cmdrsp0; /* Command response 0 register */ | |
34 | uint cmdrsp1; /* Command response 1 register */ | |
35 | uint cmdrsp2; /* Command response 2 register */ | |
36 | uint cmdrsp3; /* Command response 3 register */ | |
37 | uint datport; /* Buffer data port register */ | |
38 | uint prsstat; /* Present state register */ | |
39 | uint proctl; /* Protocol control register */ | |
40 | uint sysctl; /* System Control Register */ | |
41 | uint irqstat; /* Interrupt status register */ | |
42 | uint irqstaten; /* Interrupt status enable register */ | |
43 | uint irqsigen; /* Interrupt signal enable register */ | |
44 | uint autoc12err; /* Auto CMD error status register */ | |
45 | uint hostcapblt; /* Host controller capabilities register */ | |
46 | uint wml; /* Watermark level register */ | |
4d8ff42e | 47 | char reserved1[8]; /* reserved */ |
511948b2 HZ |
48 | uint fevt; /* Force event register */ |
49 | uint admaes; /* ADMA error status register */ | |
50 | uint adsaddr; /* ADMA system address register */ | |
4d8ff42e | 51 | char reserved2[160]; |
511948b2 | 52 | uint hostver; /* Host controller version register */ |
4d8ff42e | 53 | char reserved3[4]; /* reserved */ |
59d3782c | 54 | uint dmaerraddr; /* DMA error address register */ |
4d8ff42e | 55 | char reserved4[4]; /* reserved */ |
59d3782c | 56 | uint dmaerrattr; /* DMA error attribute register */ |
4d8ff42e | 57 | char reserved5[4]; /* reserved */ |
511948b2 | 58 | uint hostcapblt2; /* Host controller capabilities register 2 */ |
4d8ff42e YL |
59 | char reserved6[756]; /* reserved */ |
60 | uint esdhcctl; /* eSDHC control register */ | |
50586ef2 AF |
61 | }; |
62 | ||
e88e1d9c SG |
63 | struct fsl_esdhc_plat { |
64 | struct mmc_config cfg; | |
65 | struct mmc mmc; | |
66 | }; | |
67 | ||
96f0407b PF |
68 | /** |
69 | * struct fsl_esdhc_priv | |
70 | * | |
71 | * @esdhc_regs: registers of the sdhc controller | |
72 | * @sdhc_clk: Current clk of the sdhc controller | |
73 | * @bus_width: bus width, 1bit, 4bit or 8bit | |
74 | * @cfg: mmc config | |
75 | * @mmc: mmc | |
76 | * Following is used when Driver Model is enabled for MMC | |
77 | * @dev: pointer for the device | |
96f0407b | 78 | * @cd_gpio: gpio for card detection |
1483151e | 79 | * @wp_gpio: gpio for write protection |
96f0407b PF |
80 | */ |
81 | struct fsl_esdhc_priv { | |
82 | struct fsl_esdhc *esdhc_regs; | |
83 | unsigned int sdhc_clk; | |
3cb14503 | 84 | struct clk per_clk; |
51313b49 | 85 | unsigned int clock; |
41dec2fe | 86 | #if !CONFIG_IS_ENABLED(DM_MMC) |
96f0407b | 87 | struct mmc *mmc; |
653282b5 | 88 | #endif |
96f0407b | 89 | struct udevice *dev; |
96f0407b PF |
90 | }; |
91 | ||
50586ef2 | 92 | /* Return the XFERTYP flags for a given command and data packet */ |
eafa90a1 | 93 | static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data) |
50586ef2 AF |
94 | { |
95 | uint xfertyp = 0; | |
96 | ||
97 | if (data) { | |
77c1458d DD |
98 | xfertyp |= XFERTYP_DPSEL; |
99 | #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO | |
100 | xfertyp |= XFERTYP_DMAEN; | |
101 | #endif | |
50586ef2 AF |
102 | if (data->blocks > 1) { |
103 | xfertyp |= XFERTYP_MSBSEL; | |
104 | xfertyp |= XFERTYP_BCEN; | |
d621da00 JH |
105 | #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 |
106 | xfertyp |= XFERTYP_AC12EN; | |
107 | #endif | |
50586ef2 AF |
108 | } |
109 | ||
110 | if (data->flags & MMC_DATA_READ) | |
111 | xfertyp |= XFERTYP_DTDSEL; | |
112 | } | |
113 | ||
114 | if (cmd->resp_type & MMC_RSP_CRC) | |
115 | xfertyp |= XFERTYP_CCCEN; | |
116 | if (cmd->resp_type & MMC_RSP_OPCODE) | |
117 | xfertyp |= XFERTYP_CICEN; | |
118 | if (cmd->resp_type & MMC_RSP_136) | |
119 | xfertyp |= XFERTYP_RSPTYP_136; | |
120 | else if (cmd->resp_type & MMC_RSP_BUSY) | |
121 | xfertyp |= XFERTYP_RSPTYP_48_BUSY; | |
122 | else if (cmd->resp_type & MMC_RSP_PRESENT) | |
123 | xfertyp |= XFERTYP_RSPTYP_48; | |
124 | ||
4571de33 JL |
125 | if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) |
126 | xfertyp |= XFERTYP_CMDTYP_ABORT; | |
25503443 | 127 | |
50586ef2 AF |
128 | return XFERTYP_CMD(cmd->cmdidx) | xfertyp; |
129 | } | |
130 | ||
77c1458d DD |
131 | #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO |
132 | /* | |
133 | * PIO Read/Write Mode reduce the performace as DMA is not used in this mode. | |
134 | */ | |
09b465fd SG |
135 | static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv, |
136 | struct mmc_data *data) | |
77c1458d | 137 | { |
96f0407b | 138 | struct fsl_esdhc *regs = priv->esdhc_regs; |
77c1458d DD |
139 | uint blocks; |
140 | char *buffer; | |
141 | uint databuf; | |
142 | uint size; | |
143 | uint irqstat; | |
bcfb3653 | 144 | ulong start; |
77c1458d DD |
145 | |
146 | if (data->flags & MMC_DATA_READ) { | |
147 | blocks = data->blocks; | |
148 | buffer = data->dest; | |
149 | while (blocks) { | |
bcfb3653 | 150 | start = get_timer(0); |
77c1458d DD |
151 | size = data->blocksize; |
152 | irqstat = esdhc_read32(®s->irqstat); | |
bcfb3653 BT |
153 | while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN)) { |
154 | if (get_timer(start) > PIO_TIMEOUT) { | |
155 | printf("\nData Read Failed in PIO Mode."); | |
156 | return; | |
157 | } | |
77c1458d DD |
158 | } |
159 | while (size && (!(irqstat & IRQSTAT_TC))) { | |
160 | udelay(100); /* Wait before last byte transfer complete */ | |
161 | irqstat = esdhc_read32(®s->irqstat); | |
162 | databuf = in_le32(®s->datport); | |
163 | *((uint *)buffer) = databuf; | |
164 | buffer += 4; | |
165 | size -= 4; | |
166 | } | |
167 | blocks--; | |
168 | } | |
169 | } else { | |
170 | blocks = data->blocks; | |
7b43db92 | 171 | buffer = (char *)data->src; |
77c1458d | 172 | while (blocks) { |
bcfb3653 | 173 | start = get_timer(0); |
77c1458d DD |
174 | size = data->blocksize; |
175 | irqstat = esdhc_read32(®s->irqstat); | |
bcfb3653 BT |
176 | while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN)) { |
177 | if (get_timer(start) > PIO_TIMEOUT) { | |
178 | printf("\nData Write Failed in PIO Mode."); | |
179 | return; | |
180 | } | |
77c1458d DD |
181 | } |
182 | while (size && (!(irqstat & IRQSTAT_TC))) { | |
183 | udelay(100); /* Wait before last byte transfer complete */ | |
184 | databuf = *((uint *)buffer); | |
185 | buffer += 4; | |
186 | size -= 4; | |
187 | irqstat = esdhc_read32(®s->irqstat); | |
188 | out_le32(®s->datport, databuf); | |
189 | } | |
190 | blocks--; | |
191 | } | |
192 | } | |
193 | } | |
194 | #endif | |
195 | ||
09b465fd SG |
196 | static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc, |
197 | struct mmc_data *data) | |
50586ef2 | 198 | { |
50586ef2 | 199 | int timeout; |
96f0407b | 200 | struct fsl_esdhc *regs = priv->esdhc_regs; |
4d8ff42e | 201 | #if defined(CONFIG_FSL_LAYERSCAPE) |
8b06460e YL |
202 | dma_addr_t addr; |
203 | #endif | |
7b43db92 | 204 | uint wml_value; |
50586ef2 AF |
205 | |
206 | wml_value = data->blocksize/4; | |
207 | ||
208 | if (data->flags & MMC_DATA_READ) { | |
32c8cfb2 PJ |
209 | if (wml_value > WML_RD_WML_MAX) |
210 | wml_value = WML_RD_WML_MAX_VAL; | |
50586ef2 | 211 | |
ab467c51 | 212 | esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value); |
71689776 | 213 | #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO |
4d8ff42e | 214 | #if defined(CONFIG_FSL_LAYERSCAPE) |
8b06460e YL |
215 | addr = virt_to_phys((void *)(data->dest)); |
216 | if (upper_32_bits(addr)) | |
217 | printf("Error found for upper 32 bits\n"); | |
218 | else | |
219 | esdhc_write32(®s->dsaddr, lower_32_bits(addr)); | |
220 | #else | |
c67bee14 | 221 | esdhc_write32(®s->dsaddr, (u32)data->dest); |
8b06460e | 222 | #endif |
71689776 | 223 | #endif |
50586ef2 | 224 | } else { |
71689776 | 225 | #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO |
e576bd90 EN |
226 | flush_dcache_range((ulong)data->src, |
227 | (ulong)data->src+data->blocks | |
228 | *data->blocksize); | |
71689776 | 229 | #endif |
32c8cfb2 PJ |
230 | if (wml_value > WML_WR_WML_MAX) |
231 | wml_value = WML_WR_WML_MAX_VAL; | |
0cc127c4 YL |
232 | |
233 | if (!(esdhc_read32(®s->prsstat) & PRSSTAT_WPSPL)) { | |
234 | printf("Can not write to locked SD card.\n"); | |
235 | return -EINVAL; | |
50586ef2 | 236 | } |
ab467c51 RZ |
237 | |
238 | esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK, | |
239 | wml_value << 16); | |
71689776 | 240 | #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO |
4d8ff42e | 241 | #if defined(CONFIG_FSL_LAYERSCAPE) |
8b06460e YL |
242 | addr = virt_to_phys((void *)(data->src)); |
243 | if (upper_32_bits(addr)) | |
244 | printf("Error found for upper 32 bits\n"); | |
245 | else | |
246 | esdhc_write32(®s->dsaddr, lower_32_bits(addr)); | |
247 | #else | |
c67bee14 | 248 | esdhc_write32(®s->dsaddr, (u32)data->src); |
8b06460e | 249 | #endif |
71689776 | 250 | #endif |
50586ef2 AF |
251 | } |
252 | ||
c67bee14 | 253 | esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize); |
50586ef2 AF |
254 | |
255 | /* Calculate the timeout period for data transactions */ | |
b71ea336 PJ |
256 | /* |
257 | * 1)Timeout period = (2^(timeout+13)) SD Clock cycles | |
258 | * 2)Timeout period should be minimum 0.250sec as per SD Card spec | |
259 | * So, Number of SD Clock cycles for 0.25sec should be minimum | |
260 | * (SD Clock/sec * 0.25 sec) SD Clock cycles | |
fb823981 | 261 | * = (mmc->clock * 1/4) SD Clock cycles |
b71ea336 | 262 | * As 1) >= 2) |
fb823981 | 263 | * => (2^(timeout+13)) >= mmc->clock * 1/4 |
b71ea336 | 264 | * Taking log2 both the sides |
fb823981 | 265 | * => timeout + 13 >= log2(mmc->clock/4) |
b71ea336 | 266 | * Rounding up to next power of 2 |
fb823981 AG |
267 | * => timeout + 13 = log2(mmc->clock/4) + 1 |
268 | * => timeout + 13 = fls(mmc->clock/4) | |
e978a31b YL |
269 | * |
270 | * However, the MMC spec "It is strongly recommended for hosts to | |
271 | * implement more than 500ms timeout value even if the card | |
272 | * indicates the 250ms maximum busy length." Even the previous | |
273 | * value of 300ms is known to be insufficient for some cards. | |
274 | * So, we use | |
275 | * => timeout + 13 = fls(mmc->clock/2) | |
b71ea336 | 276 | */ |
e978a31b | 277 | timeout = fls(mmc->clock/2); |
50586ef2 AF |
278 | timeout -= 13; |
279 | ||
280 | if (timeout > 14) | |
281 | timeout = 14; | |
282 | ||
283 | if (timeout < 0) | |
284 | timeout = 0; | |
285 | ||
5103a03a KG |
286 | #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001 |
287 | if ((timeout == 4) || (timeout == 8) || (timeout == 12)) | |
288 | timeout++; | |
289 | #endif | |
290 | ||
1336e2d3 HZ |
291 | #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE |
292 | timeout = 0xE; | |
293 | #endif | |
c67bee14 | 294 | esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16); |
50586ef2 AF |
295 | |
296 | return 0; | |
297 | } | |
298 | ||
e576bd90 EN |
299 | static void check_and_invalidate_dcache_range |
300 | (struct mmc_cmd *cmd, | |
301 | struct mmc_data *data) { | |
8b06460e | 302 | unsigned start = 0; |
cc634e28 | 303 | unsigned end = 0; |
e576bd90 EN |
304 | unsigned size = roundup(ARCH_DMA_MINALIGN, |
305 | data->blocks*data->blocksize); | |
4d8ff42e | 306 | #if defined(CONFIG_FSL_LAYERSCAPE) |
8b06460e YL |
307 | dma_addr_t addr; |
308 | ||
309 | addr = virt_to_phys((void *)(data->dest)); | |
310 | if (upper_32_bits(addr)) | |
311 | printf("Error found for upper 32 bits\n"); | |
312 | else | |
313 | start = lower_32_bits(addr); | |
cc634e28 YL |
314 | #else |
315 | start = (unsigned)data->dest; | |
8b06460e | 316 | #endif |
cc634e28 | 317 | end = start + size; |
e576bd90 EN |
318 | invalidate_dcache_range(start, end); |
319 | } | |
10dc7771 | 320 | |
50586ef2 AF |
321 | /* |
322 | * Sends a command out on the bus. Takes the mmc pointer, | |
323 | * a command pointer, and an optional data pointer. | |
324 | */ | |
9586aa6e SG |
325 | static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc, |
326 | struct mmc_cmd *cmd, struct mmc_data *data) | |
50586ef2 | 327 | { |
8a573022 | 328 | int err = 0; |
50586ef2 AF |
329 | uint xfertyp; |
330 | uint irqstat; | |
51313b49 | 331 | u32 flags = IRQSTAT_CC | IRQSTAT_CTOE; |
96f0407b | 332 | struct fsl_esdhc *regs = priv->esdhc_regs; |
29c2edb4 | 333 | unsigned long start; |
50586ef2 | 334 | |
d621da00 JH |
335 | #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 |
336 | if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) | |
337 | return 0; | |
338 | #endif | |
339 | ||
c67bee14 | 340 | esdhc_write32(®s->irqstat, -1); |
50586ef2 AF |
341 | |
342 | sync(); | |
343 | ||
344 | /* Wait for the bus to be idle */ | |
c67bee14 SB |
345 | while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) || |
346 | (esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB)) | |
347 | ; | |
50586ef2 | 348 | |
c67bee14 SB |
349 | while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA) |
350 | ; | |
50586ef2 AF |
351 | |
352 | /* Wait at least 8 SD clock cycles before the next command */ | |
353 | /* | |
354 | * Note: This is way more than 8 cycles, but 1ms seems to | |
355 | * resolve timing issues with some cards | |
356 | */ | |
357 | udelay(1000); | |
358 | ||
359 | /* Set up for a data transfer if we have one */ | |
360 | if (data) { | |
09b465fd | 361 | err = esdhc_setup_data(priv, mmc, data); |
50586ef2 AF |
362 | if(err) |
363 | return err; | |
4683b220 PF |
364 | |
365 | if (data->flags & MMC_DATA_READ) | |
366 | check_and_invalidate_dcache_range(cmd, data); | |
50586ef2 AF |
367 | } |
368 | ||
369 | /* Figure out the transfer arguments */ | |
370 | xfertyp = esdhc_xfertyp(cmd, data); | |
371 | ||
01b77353 AG |
372 | /* Mask all irqs */ |
373 | esdhc_write32(®s->irqsigen, 0); | |
374 | ||
50586ef2 | 375 | /* Send the command */ |
c67bee14 SB |
376 | esdhc_write32(®s->cmdarg, cmd->cmdarg); |
377 | esdhc_write32(®s->xfertyp, xfertyp); | |
7a5b8029 | 378 | |
50586ef2 | 379 | /* Wait for the command to complete */ |
29c2edb4 FE |
380 | start = get_timer(0); |
381 | while (!(esdhc_read32(®s->irqstat) & flags)) { | |
382 | if (get_timer(start) > 1000) { | |
383 | err = -ETIMEDOUT; | |
384 | goto out; | |
385 | } | |
386 | } | |
50586ef2 | 387 | |
c67bee14 | 388 | irqstat = esdhc_read32(®s->irqstat); |
50586ef2 | 389 | |
8a573022 | 390 | if (irqstat & CMD_ERR) { |
915ffa52 | 391 | err = -ECOMM; |
8a573022 | 392 | goto out; |
7a5b8029 DB |
393 | } |
394 | ||
8a573022 | 395 | if (irqstat & IRQSTAT_CTOE) { |
915ffa52 | 396 | err = -ETIMEDOUT; |
8a573022 AG |
397 | goto out; |
398 | } | |
50586ef2 | 399 | |
7a5b8029 DB |
400 | /* Workaround for ESDHC errata ENGcm03648 */ |
401 | if (!data && (cmd->resp_type & MMC_RSP_BUSY)) { | |
253d5bdd | 402 | int timeout = 6000; |
7a5b8029 | 403 | |
253d5bdd | 404 | /* Poll on DATA0 line for cmd with busy signal for 600 ms */ |
7a5b8029 DB |
405 | while (timeout > 0 && !(esdhc_read32(®s->prsstat) & |
406 | PRSSTAT_DAT0)) { | |
407 | udelay(100); | |
408 | timeout--; | |
409 | } | |
410 | ||
411 | if (timeout <= 0) { | |
412 | printf("Timeout waiting for DAT0 to go high!\n"); | |
915ffa52 | 413 | err = -ETIMEDOUT; |
8a573022 | 414 | goto out; |
7a5b8029 DB |
415 | } |
416 | } | |
417 | ||
50586ef2 AF |
418 | /* Copy the response to the response buffer */ |
419 | if (cmd->resp_type & MMC_RSP_136) { | |
420 | u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0; | |
421 | ||
c67bee14 SB |
422 | cmdrsp3 = esdhc_read32(®s->cmdrsp3); |
423 | cmdrsp2 = esdhc_read32(®s->cmdrsp2); | |
424 | cmdrsp1 = esdhc_read32(®s->cmdrsp1); | |
425 | cmdrsp0 = esdhc_read32(®s->cmdrsp0); | |
998be3dd RV |
426 | cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24); |
427 | cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24); | |
428 | cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24); | |
429 | cmd->response[3] = (cmdrsp0 << 8); | |
50586ef2 | 430 | } else |
c67bee14 | 431 | cmd->response[0] = esdhc_read32(®s->cmdrsp0); |
50586ef2 AF |
432 | |
433 | /* Wait until all of the blocks are transferred */ | |
434 | if (data) { | |
77c1458d | 435 | #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO |
09b465fd | 436 | esdhc_pio_read_write(priv, data); |
77c1458d | 437 | #else |
50586ef2 | 438 | do { |
c67bee14 | 439 | irqstat = esdhc_read32(®s->irqstat); |
50586ef2 | 440 | |
8a573022 | 441 | if (irqstat & IRQSTAT_DTOE) { |
915ffa52 | 442 | err = -ETIMEDOUT; |
8a573022 AG |
443 | goto out; |
444 | } | |
63fb5a7e | 445 | |
8a573022 | 446 | if (irqstat & DATA_ERR) { |
915ffa52 | 447 | err = -ECOMM; |
8a573022 AG |
448 | goto out; |
449 | } | |
6f883e50 | 450 | } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE); |
71689776 | 451 | |
4683b220 PF |
452 | /* |
453 | * Need invalidate the dcache here again to avoid any | |
454 | * cache-fill during the DMA operations such as the | |
455 | * speculative pre-fetching etc. | |
456 | */ | |
1f15cb8f | 457 | if (data->flags & MMC_DATA_READ) { |
54899fc8 | 458 | check_and_invalidate_dcache_range(cmd, data); |
1f15cb8f | 459 | } |
71689776 | 460 | #endif |
50586ef2 AF |
461 | } |
462 | ||
8a573022 AG |
463 | out: |
464 | /* Reset CMD and DATA portions on error */ | |
465 | if (err) { | |
466 | esdhc_write32(®s->sysctl, esdhc_read32(®s->sysctl) | | |
467 | SYSCTL_RSTC); | |
468 | while (esdhc_read32(®s->sysctl) & SYSCTL_RSTC) | |
469 | ; | |
470 | ||
471 | if (data) { | |
472 | esdhc_write32(®s->sysctl, | |
473 | esdhc_read32(®s->sysctl) | | |
474 | SYSCTL_RSTD); | |
475 | while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTD)) | |
476 | ; | |
477 | } | |
478 | } | |
479 | ||
c67bee14 | 480 | esdhc_write32(®s->irqstat, -1); |
50586ef2 | 481 | |
8a573022 | 482 | return err; |
50586ef2 AF |
483 | } |
484 | ||
09b465fd | 485 | static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock) |
50586ef2 | 486 | { |
b9b4f146 | 487 | struct fsl_esdhc *regs = priv->esdhc_regs; |
4f425280 | 488 | int div = 1; |
4f425280 | 489 | int pre_div = 2; |
6f883e50 YZ |
490 | unsigned int sdhc_clk = priv->sdhc_clk; |
491 | u32 time_out; | |
492 | u32 value; | |
50586ef2 AF |
493 | uint clk; |
494 | ||
93bfd616 PA |
495 | if (clock < mmc->cfg->f_min) |
496 | clock = mmc->cfg->f_min; | |
c67bee14 | 497 | |
5d336d17 | 498 | while (sdhc_clk / (16 * pre_div) > clock && pre_div < 256) |
b6a04275 | 499 | pre_div *= 2; |
50586ef2 | 500 | |
5d336d17 | 501 | while (sdhc_clk / (div * pre_div) > clock && div < 16) |
b6a04275 | 502 | div++; |
50586ef2 | 503 | |
4f425280 | 504 | pre_div >>= 1; |
50586ef2 AF |
505 | div -= 1; |
506 | ||
507 | clk = (pre_div << 8) | (div << 4); | |
508 | ||
cc4d1226 | 509 | esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN); |
c67bee14 SB |
510 | |
511 | esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk); | |
50586ef2 | 512 | |
6f883e50 YZ |
513 | time_out = 20; |
514 | value = PRSSTAT_SDSTB; | |
515 | while (!(esdhc_read32(®s->prsstat) & value)) { | |
516 | if (time_out == 0) { | |
517 | printf("fsl_esdhc: Internal clock never stabilised.\n"); | |
518 | break; | |
519 | } | |
520 | time_out--; | |
521 | mdelay(1); | |
522 | } | |
50586ef2 | 523 | |
f0b5f23f | 524 | esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_CKEN); |
50586ef2 AF |
525 | } |
526 | ||
2d9ca2c7 | 527 | #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK |
09b465fd | 528 | static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable) |
2d9ca2c7 | 529 | { |
96f0407b | 530 | struct fsl_esdhc *regs = priv->esdhc_regs; |
2d9ca2c7 YL |
531 | u32 value; |
532 | u32 time_out; | |
533 | ||
534 | value = esdhc_read32(®s->sysctl); | |
535 | ||
536 | if (enable) | |
537 | value |= SYSCTL_CKEN; | |
538 | else | |
539 | value &= ~SYSCTL_CKEN; | |
540 | ||
541 | esdhc_write32(®s->sysctl, value); | |
542 | ||
543 | time_out = 20; | |
544 | value = PRSSTAT_SDSTB; | |
545 | while (!(esdhc_read32(®s->prsstat) & value)) { | |
546 | if (time_out == 0) { | |
547 | printf("fsl_esdhc: Internal clock never stabilised.\n"); | |
548 | break; | |
549 | } | |
550 | time_out--; | |
551 | mdelay(1); | |
552 | } | |
553 | } | |
554 | #endif | |
555 | ||
9586aa6e | 556 | static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc) |
50586ef2 | 557 | { |
96f0407b | 558 | struct fsl_esdhc *regs = priv->esdhc_regs; |
50586ef2 | 559 | |
2d9ca2c7 YL |
560 | #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK |
561 | /* Select to use peripheral clock */ | |
09b465fd | 562 | esdhc_clock_control(priv, false); |
4d8ff42e | 563 | esdhc_setbits32(®s->esdhcctl, ESDHCCTL_PCS); |
09b465fd | 564 | esdhc_clock_control(priv, true); |
2d9ca2c7 | 565 | #endif |
50586ef2 | 566 | /* Set the clock speed */ |
51313b49 PF |
567 | if (priv->clock != mmc->clock) |
568 | set_sysctl(priv, mmc, mmc->clock); | |
569 | ||
50586ef2 | 570 | /* Set the bus width */ |
c67bee14 | 571 | esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8); |
50586ef2 AF |
572 | |
573 | if (mmc->bus_width == 4) | |
c67bee14 | 574 | esdhc_setbits32(®s->proctl, PROCTL_DTW_4); |
50586ef2 | 575 | else if (mmc->bus_width == 8) |
c67bee14 SB |
576 | esdhc_setbits32(®s->proctl, PROCTL_DTW_8); |
577 | ||
07b0b9c0 | 578 | return 0; |
50586ef2 AF |
579 | } |
580 | ||
9586aa6e | 581 | static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc) |
50586ef2 | 582 | { |
96f0407b | 583 | struct fsl_esdhc *regs = priv->esdhc_regs; |
201e828b | 584 | ulong start; |
50586ef2 | 585 | |
c67bee14 | 586 | /* Reset the entire host controller */ |
a61da72b | 587 | esdhc_setbits32(®s->sysctl, SYSCTL_RSTA); |
c67bee14 SB |
588 | |
589 | /* Wait until the controller is available */ | |
201e828b SG |
590 | start = get_timer(0); |
591 | while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA)) { | |
592 | if (get_timer(start) > 1000) | |
593 | return -ETIMEDOUT; | |
594 | } | |
50586ef2 | 595 | |
2c1764ef | 596 | /* Enable cache snooping */ |
4d8ff42e | 597 | esdhc_write32(®s->esdhcctl, 0x00000040); |
2c1764ef | 598 | |
a61da72b | 599 | esdhc_setbits32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN); |
50586ef2 AF |
600 | |
601 | /* Set the initial clock speed */ | |
65117182 | 602 | mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE); |
50586ef2 AF |
603 | |
604 | /* Disable the BRR and BWR bits in IRQSTAT */ | |
c67bee14 | 605 | esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR); |
50586ef2 AF |
606 | |
607 | /* Put the PROCTL reg back to the default */ | |
c67bee14 | 608 | esdhc_write32(®s->proctl, PROCTL_INIT); |
50586ef2 | 609 | |
c67bee14 SB |
610 | /* Set timout to the maximum value */ |
611 | esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16); | |
50586ef2 | 612 | |
d48d2e21 TR |
613 | return 0; |
614 | } | |
50586ef2 | 615 | |
9586aa6e | 616 | static int esdhc_getcd_common(struct fsl_esdhc_priv *priv) |
d48d2e21 | 617 | { |
96f0407b | 618 | struct fsl_esdhc *regs = priv->esdhc_regs; |
d48d2e21 TR |
619 | int timeout = 1000; |
620 | ||
f7e27cc5 HZ |
621 | #ifdef CONFIG_ESDHC_DETECT_QUIRK |
622 | if (CONFIG_ESDHC_DETECT_QUIRK) | |
623 | return 1; | |
624 | #endif | |
d48d2e21 TR |
625 | while (!(esdhc_read32(®s->prsstat) & PRSSTAT_CINS) && --timeout) |
626 | udelay(1000); | |
c67bee14 | 627 | |
d48d2e21 | 628 | return timeout > 0; |
50586ef2 AF |
629 | } |
630 | ||
e7881d85 | 631 | #if !CONFIG_IS_ENABLED(DM_MMC) |
9586aa6e SG |
632 | static int esdhc_getcd(struct mmc *mmc) |
633 | { | |
634 | struct fsl_esdhc_priv *priv = mmc->priv; | |
635 | ||
636 | return esdhc_getcd_common(priv); | |
637 | } | |
638 | ||
639 | static int esdhc_init(struct mmc *mmc) | |
640 | { | |
641 | struct fsl_esdhc_priv *priv = mmc->priv; | |
642 | ||
643 | return esdhc_init_common(priv, mmc); | |
644 | } | |
645 | ||
646 | static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, | |
647 | struct mmc_data *data) | |
648 | { | |
649 | struct fsl_esdhc_priv *priv = mmc->priv; | |
650 | ||
651 | return esdhc_send_cmd_common(priv, mmc, cmd, data); | |
652 | } | |
653 | ||
654 | static int esdhc_set_ios(struct mmc *mmc) | |
655 | { | |
656 | struct fsl_esdhc_priv *priv = mmc->priv; | |
657 | ||
658 | return esdhc_set_ios_common(priv, mmc); | |
659 | } | |
660 | ||
ab769f22 | 661 | static const struct mmc_ops esdhc_ops = { |
9586aa6e SG |
662 | .getcd = esdhc_getcd, |
663 | .init = esdhc_init, | |
ab769f22 PA |
664 | .send_cmd = esdhc_send_cmd, |
665 | .set_ios = esdhc_set_ios, | |
ab769f22 | 666 | }; |
653282b5 | 667 | #endif |
ab769f22 | 668 | |
5705973b YL |
669 | static void fsl_esdhc_get_cfg_common(struct fsl_esdhc_priv *priv, |
670 | struct mmc_config *cfg) | |
50586ef2 | 671 | { |
5705973b | 672 | struct fsl_esdhc *regs = priv->esdhc_regs; |
5b05fc03 | 673 | u32 caps; |
50586ef2 | 674 | |
19060bd8 | 675 | caps = esdhc_read32(®s->hostcapblt); |
3b4456ec | 676 | #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135 |
5b05fc03 | 677 | caps &= ~(HOSTCAPBLT_SRS | HOSTCAPBLT_VS18 | HOSTCAPBLT_VS30); |
3b4456ec | 678 | #endif |
ef38f3ff | 679 | #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 |
5b05fc03 | 680 | caps |= HOSTCAPBLT_VS33; |
ef38f3ff | 681 | #endif |
5b05fc03 YL |
682 | if (caps & HOSTCAPBLT_VS18) |
683 | cfg->voltages |= MMC_VDD_165_195; | |
684 | if (caps & HOSTCAPBLT_VS30) | |
685 | cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31; | |
686 | if (caps & HOSTCAPBLT_VS33) | |
687 | cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34; | |
030955c2 | 688 | |
e88e1d9c | 689 | cfg->name = "FSL_SDHC"; |
aad4659a | 690 | |
5b05fc03 | 691 | if (caps & HOSTCAPBLT_HSS) |
e88e1d9c | 692 | cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS; |
50586ef2 | 693 | |
e88e1d9c | 694 | cfg->f_min = 400000; |
51313b49 | 695 | cfg->f_max = min(priv->sdhc_clk, (u32)200000000); |
e88e1d9c | 696 | cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
96f0407b PF |
697 | } |
698 | ||
5248930e | 699 | #if !CONFIG_IS_ENABLED(DM_MMC) |
96f0407b PF |
700 | int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg) |
701 | { | |
e88e1d9c | 702 | struct fsl_esdhc_plat *plat; |
96f0407b | 703 | struct fsl_esdhc_priv *priv; |
07bae1de | 704 | struct mmc_config *mmc_cfg; |
d6eb25e9 | 705 | struct mmc *mmc; |
96f0407b PF |
706 | |
707 | if (!cfg) | |
708 | return -EINVAL; | |
709 | ||
710 | priv = calloc(sizeof(struct fsl_esdhc_priv), 1); | |
711 | if (!priv) | |
712 | return -ENOMEM; | |
e88e1d9c SG |
713 | plat = calloc(sizeof(struct fsl_esdhc_plat), 1); |
714 | if (!plat) { | |
715 | free(priv); | |
716 | return -ENOMEM; | |
717 | } | |
96f0407b | 718 | |
07bae1de YL |
719 | priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base); |
720 | priv->sdhc_clk = cfg->sdhc_clk; | |
07bae1de YL |
721 | |
722 | mmc_cfg = &plat->cfg; | |
723 | ||
724 | if (cfg->max_bus_width == 8) { | |
725 | mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT | | |
726 | MMC_MODE_8BIT; | |
727 | } else if (cfg->max_bus_width == 4) { | |
728 | mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT; | |
729 | } else if (cfg->max_bus_width == 1) { | |
730 | mmc_cfg->host_caps |= MMC_MODE_1BIT; | |
731 | } else { | |
732 | mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT | | |
733 | MMC_MODE_8BIT; | |
734 | printf("No max bus width provided. Assume 8-bit supported.\n"); | |
96f0407b PF |
735 | } |
736 | ||
07bae1de YL |
737 | #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK |
738 | if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK) | |
739 | mmc_cfg->host_caps &= ~MMC_MODE_8BIT; | |
740 | #endif | |
5705973b YL |
741 | mmc_cfg->ops = &esdhc_ops; |
742 | ||
743 | fsl_esdhc_get_cfg_common(priv, mmc_cfg); | |
96f0407b | 744 | |
5705973b | 745 | mmc = mmc_create(mmc_cfg, priv); |
d6eb25e9 SG |
746 | if (!mmc) |
747 | return -EIO; | |
748 | ||
749 | priv->mmc = mmc; | |
50586ef2 AF |
750 | return 0; |
751 | } | |
752 | ||
753 | int fsl_esdhc_mmc_init(bd_t *bis) | |
754 | { | |
c67bee14 SB |
755 | struct fsl_esdhc_cfg *cfg; |
756 | ||
88227a1d | 757 | cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1); |
c67bee14 | 758 | cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR; |
e9adeca3 | 759 | cfg->sdhc_clk = gd->arch.sdhc_clk; |
c67bee14 | 760 | return fsl_esdhc_initialize(bis, cfg); |
50586ef2 | 761 | } |
2e87c440 | 762 | #endif |
b33433a6 | 763 | |
5a8dbdc6 YL |
764 | #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT |
765 | void mmc_adapter_card_type_ident(void) | |
766 | { | |
767 | u8 card_id; | |
768 | u8 value; | |
769 | ||
770 | card_id = QIXIS_READ(present) & QIXIS_SDID_MASK; | |
771 | gd->arch.sdhc_adapter = card_id; | |
772 | ||
773 | switch (card_id) { | |
774 | case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45: | |
cdc69550 YL |
775 | value = QIXIS_READ(brdcfg[5]); |
776 | value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7); | |
777 | QIXIS_WRITE(brdcfg[5], value); | |
5a8dbdc6 YL |
778 | break; |
779 | case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY: | |
bf50be83 YL |
780 | value = QIXIS_READ(pwr_ctl[1]); |
781 | value |= QIXIS_EVDD_BY_SDHC_VS; | |
782 | QIXIS_WRITE(pwr_ctl[1], value); | |
5a8dbdc6 YL |
783 | break; |
784 | case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44: | |
785 | value = QIXIS_READ(brdcfg[5]); | |
786 | value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT); | |
787 | QIXIS_WRITE(brdcfg[5], value); | |
788 | break; | |
789 | case QIXIS_ESDHC_ADAPTER_TYPE_RSV: | |
790 | break; | |
791 | case QIXIS_ESDHC_ADAPTER_TYPE_MMC: | |
792 | break; | |
793 | case QIXIS_ESDHC_ADAPTER_TYPE_SD: | |
794 | break; | |
795 | case QIXIS_ESDHC_NO_ADAPTER: | |
796 | break; | |
797 | default: | |
798 | break; | |
799 | } | |
800 | } | |
801 | #endif | |
802 | ||
c67bee14 | 803 | #ifdef CONFIG_OF_LIBFDT |
fce1e16c | 804 | __weak int esdhc_status_fixup(void *blob, const char *compat) |
b33433a6 | 805 | { |
a6da8b81 | 806 | #ifdef CONFIG_FSL_ESDHC_PIN_MUX |
b33433a6 | 807 | if (!hwconfig("esdhc")) { |
a6da8b81 | 808 | do_fixup_by_compat(blob, compat, "status", "disabled", |
fce1e16c YL |
809 | sizeof("disabled"), 1); |
810 | return 1; | |
b33433a6 | 811 | } |
a6da8b81 | 812 | #endif |
fce1e16c YL |
813 | return 0; |
814 | } | |
815 | ||
816 | void fdt_fixup_esdhc(void *blob, bd_t *bd) | |
817 | { | |
818 | const char *compat = "fsl,esdhc"; | |
819 | ||
820 | if (esdhc_status_fixup(blob, compat)) | |
821 | return; | |
b33433a6 | 822 | |
2d9ca2c7 YL |
823 | #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK |
824 | do_fixup_by_compat_u32(blob, compat, "peripheral-frequency", | |
825 | gd->arch.sdhc_clk, 1); | |
826 | #else | |
b33433a6 | 827 | do_fixup_by_compat_u32(blob, compat, "clock-frequency", |
e9adeca3 | 828 | gd->arch.sdhc_clk, 1); |
2d9ca2c7 | 829 | #endif |
5a8dbdc6 YL |
830 | #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT |
831 | do_fixup_by_compat_u32(blob, compat, "adapter-type", | |
832 | (u32)(gd->arch.sdhc_adapter), 1); | |
833 | #endif | |
b33433a6 | 834 | } |
c67bee14 | 835 | #endif |
96f0407b | 836 | |
653282b5 | 837 | #if CONFIG_IS_ENABLED(DM_MMC) |
b512d07e | 838 | #ifndef CONFIG_PPC |
96f0407b | 839 | #include <asm/arch/clock.h> |
b512d07e | 840 | #endif |
96f0407b PF |
841 | static int fsl_esdhc_probe(struct udevice *dev) |
842 | { | |
843 | struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); | |
e88e1d9c | 844 | struct fsl_esdhc_plat *plat = dev_get_platdata(dev); |
96f0407b | 845 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
96f0407b | 846 | fdt_addr_t addr; |
653282b5 | 847 | struct mmc *mmc; |
96f0407b PF |
848 | int ret; |
849 | ||
4aac33f5 | 850 | addr = dev_read_addr(dev); |
96f0407b PF |
851 | if (addr == FDT_ADDR_T_NONE) |
852 | return -EINVAL; | |
b69e1d0b YZ |
853 | #ifdef CONFIG_PPC |
854 | priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr); | |
855 | #else | |
96f0407b | 856 | priv->esdhc_regs = (struct fsl_esdhc *)addr; |
b69e1d0b | 857 | #endif |
96f0407b PF |
858 | priv->dev = dev; |
859 | ||
3cb14503 PF |
860 | if (IS_ENABLED(CONFIG_CLK)) { |
861 | /* Assigned clock already set clock */ | |
862 | ret = clk_get_by_name(dev, "per", &priv->per_clk); | |
863 | if (ret) { | |
864 | printf("Failed to get per_clk\n"); | |
865 | return ret; | |
866 | } | |
867 | ret = clk_enable(&priv->per_clk); | |
868 | if (ret) { | |
869 | printf("Failed to enable per_clk\n"); | |
870 | return ret; | |
871 | } | |
872 | ||
873 | priv->sdhc_clk = clk_get_rate(&priv->per_clk); | |
874 | } else { | |
b512d07e | 875 | #ifndef CONFIG_PPC |
3cb14503 | 876 | priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq); |
b512d07e YZ |
877 | #else |
878 | priv->sdhc_clk = gd->arch.sdhc_clk; | |
879 | #endif | |
3cb14503 PF |
880 | if (priv->sdhc_clk <= 0) { |
881 | dev_err(dev, "Unable to get clk for %s\n", dev->name); | |
882 | return -EINVAL; | |
883 | } | |
96f0407b PF |
884 | } |
885 | ||
5705973b | 886 | fsl_esdhc_get_cfg_common(priv, &plat->cfg); |
96f0407b | 887 | |
6f883e50 YZ |
888 | mmc_of_parse(dev, &plat->cfg); |
889 | ||
653282b5 SG |
890 | mmc = &plat->mmc; |
891 | mmc->cfg = &plat->cfg; | |
892 | mmc->dev = dev; | |
66fa035b | 893 | |
653282b5 | 894 | upriv->mmc = mmc; |
96f0407b | 895 | |
653282b5 | 896 | return esdhc_init_common(priv, mmc); |
96f0407b PF |
897 | } |
898 | ||
653282b5 SG |
899 | static int fsl_esdhc_get_cd(struct udevice *dev) |
900 | { | |
08197cb8 | 901 | struct fsl_esdhc_plat *plat = dev_get_platdata(dev); |
653282b5 SG |
902 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
903 | ||
08197cb8 YL |
904 | if (plat->cfg.host_caps & MMC_CAP_NONREMOVABLE) |
905 | return 1; | |
906 | ||
653282b5 SG |
907 | return esdhc_getcd_common(priv); |
908 | } | |
909 | ||
910 | static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, | |
911 | struct mmc_data *data) | |
912 | { | |
913 | struct fsl_esdhc_plat *plat = dev_get_platdata(dev); | |
914 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); | |
915 | ||
916 | return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data); | |
917 | } | |
918 | ||
919 | static int fsl_esdhc_set_ios(struct udevice *dev) | |
920 | { | |
921 | struct fsl_esdhc_plat *plat = dev_get_platdata(dev); | |
922 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); | |
923 | ||
924 | return esdhc_set_ios_common(priv, &plat->mmc); | |
925 | } | |
926 | ||
927 | static const struct dm_mmc_ops fsl_esdhc_ops = { | |
928 | .get_cd = fsl_esdhc_get_cd, | |
929 | .send_cmd = fsl_esdhc_send_cmd, | |
930 | .set_ios = fsl_esdhc_set_ios, | |
6f883e50 YZ |
931 | #ifdef MMC_SUPPORTS_TUNING |
932 | .execute_tuning = fsl_esdhc_execute_tuning, | |
933 | #endif | |
653282b5 | 934 | }; |
653282b5 | 935 | |
96f0407b | 936 | static const struct udevice_id fsl_esdhc_ids[] = { |
a6473f8e | 937 | { .compatible = "fsl,esdhc", }, |
96f0407b PF |
938 | { /* sentinel */ } |
939 | }; | |
940 | ||
653282b5 SG |
941 | static int fsl_esdhc_bind(struct udevice *dev) |
942 | { | |
943 | struct fsl_esdhc_plat *plat = dev_get_platdata(dev); | |
944 | ||
945 | return mmc_bind(dev, &plat->mmc, &plat->cfg); | |
946 | } | |
653282b5 | 947 | |
96f0407b PF |
948 | U_BOOT_DRIVER(fsl_esdhc) = { |
949 | .name = "fsl-esdhc-mmc", | |
950 | .id = UCLASS_MMC, | |
951 | .of_match = fsl_esdhc_ids, | |
653282b5 | 952 | .ops = &fsl_esdhc_ops, |
653282b5 | 953 | .bind = fsl_esdhc_bind, |
96f0407b | 954 | .probe = fsl_esdhc_probe, |
e88e1d9c | 955 | .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat), |
96f0407b PF |
956 | .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv), |
957 | }; | |
958 | #endif |