]> Git Repo - J-u-boot.git/blame - drivers/net/designware.c
Merge tag 'u-boot-rockchip-20191110' of https://gitlab.denx.de/u-boot/custodians...
[J-u-boot.git] / drivers / net / designware.c
CommitLineData
83d290c5 1// SPDX-License-Identifier: GPL-2.0+
5b1b1883
VK
2/*
3 * (C) Copyright 2010
4 * Vipin Kumar, ST Micoelectronics, [email protected].
5b1b1883
VK
5 */
6
7/*
64dcd25f 8 * Designware ethernet IP driver for U-Boot
5b1b1883
VK
9 */
10
11#include <common.h>
ba1f9667 12#include <clk.h>
75577ba4 13#include <dm.h>
64dcd25f 14#include <errno.h>
5b1b1883
VK
15#include <miiphy.h>
16#include <malloc.h>
8b7ee66c 17#include <pci.h>
495c70f9 18#include <reset.h>
ef76025a 19#include <linux/compiler.h>
5b1b1883 20#include <linux/err.h>
7a9ca9db 21#include <linux/kernel.h>
5b1b1883 22#include <asm/io.h>
6ec922fa 23#include <power/regulator.h>
5b1b1883
VK
24#include "designware.h"
25
92a190aa
AB
26static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
27{
90b7fc92
SS
28#ifdef CONFIG_DM_ETH
29 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
30 struct eth_mac_regs *mac_p = priv->mac_regs_p;
31#else
92a190aa 32 struct eth_mac_regs *mac_p = bus->priv;
90b7fc92 33#endif
92a190aa
AB
34 ulong start;
35 u16 miiaddr;
36 int timeout = CONFIG_MDIO_TIMEOUT;
37
38 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
39 ((reg << MIIREGSHIFT) & MII_REGMSK);
40
41 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
42
43 start = get_timer(0);
44 while (get_timer(start) < timeout) {
45 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
46 return readl(&mac_p->miidata);
47 udelay(10);
48 };
49
64dcd25f 50 return -ETIMEDOUT;
92a190aa
AB
51}
52
53static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
54 u16 val)
55{
90b7fc92
SS
56#ifdef CONFIG_DM_ETH
57 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
58 struct eth_mac_regs *mac_p = priv->mac_regs_p;
59#else
92a190aa 60 struct eth_mac_regs *mac_p = bus->priv;
90b7fc92 61#endif
92a190aa
AB
62 ulong start;
63 u16 miiaddr;
64dcd25f 64 int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT;
92a190aa
AB
65
66 writel(val, &mac_p->miidata);
67 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
68 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
69
70 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
71
72 start = get_timer(0);
73 while (get_timer(start) < timeout) {
74 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
75 ret = 0;
76 break;
77 }
78 udelay(10);
79 };
80
81 return ret;
82}
83
66d027e2 84#if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
90b7fc92
SS
85static int dw_mdio_reset(struct mii_dev *bus)
86{
87 struct udevice *dev = bus->priv;
88 struct dw_eth_dev *priv = dev_get_priv(dev);
89 struct dw_eth_pdata *pdata = dev_get_platdata(dev);
90 int ret;
91
92 if (!dm_gpio_is_valid(&priv->reset_gpio))
93 return 0;
94
95 /* reset the phy */
96 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
97 if (ret)
98 return ret;
99
100 udelay(pdata->reset_delays[0]);
101
102 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
103 if (ret)
104 return ret;
105
106 udelay(pdata->reset_delays[1]);
107
108 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
109 if (ret)
110 return ret;
111
112 udelay(pdata->reset_delays[2]);
113
114 return 0;
115}
116#endif
117
118static int dw_mdio_init(const char *name, void *priv)
92a190aa
AB
119{
120 struct mii_dev *bus = mdio_alloc();
121
122 if (!bus) {
123 printf("Failed to allocate MDIO bus\n");
64dcd25f 124 return -ENOMEM;
92a190aa
AB
125 }
126
127 bus->read = dw_mdio_read;
128 bus->write = dw_mdio_write;
192bc694 129 snprintf(bus->name, sizeof(bus->name), "%s", name);
66d027e2 130#if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO)
90b7fc92
SS
131 bus->reset = dw_mdio_reset;
132#endif
92a190aa 133
90b7fc92 134 bus->priv = priv;
92a190aa
AB
135
136 return mdio_register(bus);
137}
13edd170 138
64dcd25f 139static void tx_descs_init(struct dw_eth_dev *priv)
5b1b1883 140{
5b1b1883
VK
141 struct eth_dma_regs *dma_p = priv->dma_regs_p;
142 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
143 char *txbuffs = &priv->txbuffs[0];
144 struct dmamacdescr *desc_p;
145 u32 idx;
146
147 for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
148 desc_p = &desc_table_p[idx];
0e1a3e30
BG
149 desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE];
150 desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
5b1b1883
VK
151
152#if defined(CONFIG_DW_ALTDESCRIPTOR)
153 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
2b261092
MV
154 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
155 DESC_TXSTS_TXCHECKINSCTRL |
5b1b1883
VK
156 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
157
158 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
159 desc_p->dmamac_cntl = 0;
160 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
161#else
162 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
163 desc_p->txrx_status = 0;
164#endif
165 }
166
167 /* Correcting the last pointer of the chain */
0e1a3e30 168 desc_p->dmamac_next = (ulong)&desc_table_p[0];
5b1b1883 169
50b0df81 170 /* Flush all Tx buffer descriptors at once */
0e1a3e30
BG
171 flush_dcache_range((ulong)priv->tx_mac_descrtable,
172 (ulong)priv->tx_mac_descrtable +
50b0df81
AB
173 sizeof(priv->tx_mac_descrtable));
174
5b1b1883 175 writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
74cb708d 176 priv->tx_currdescnum = 0;
5b1b1883
VK
177}
178
64dcd25f 179static void rx_descs_init(struct dw_eth_dev *priv)
5b1b1883 180{
5b1b1883
VK
181 struct eth_dma_regs *dma_p = priv->dma_regs_p;
182 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
183 char *rxbuffs = &priv->rxbuffs[0];
184 struct dmamacdescr *desc_p;
185 u32 idx;
186
50b0df81
AB
187 /* Before passing buffers to GMAC we need to make sure zeros
188 * written there right after "priv" structure allocation were
189 * flushed into RAM.
190 * Otherwise there's a chance to get some of them flushed in RAM when
191 * GMAC is already pushing data to RAM via DMA. This way incoming from
192 * GMAC data will be corrupted. */
0e1a3e30 193 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
50b0df81 194
5b1b1883
VK
195 for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
196 desc_p = &desc_table_p[idx];
0e1a3e30
BG
197 desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE];
198 desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1];
5b1b1883
VK
199
200 desc_p->dmamac_cntl =
2b261092 201 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
5b1b1883
VK
202 DESC_RXCTRL_RXCHAIN;
203
204 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
205 }
206
207 /* Correcting the last pointer of the chain */
0e1a3e30 208 desc_p->dmamac_next = (ulong)&desc_table_p[0];
5b1b1883 209
50b0df81 210 /* Flush all Rx buffer descriptors at once */
0e1a3e30
BG
211 flush_dcache_range((ulong)priv->rx_mac_descrtable,
212 (ulong)priv->rx_mac_descrtable +
50b0df81
AB
213 sizeof(priv->rx_mac_descrtable));
214
5b1b1883 215 writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
74cb708d 216 priv->rx_currdescnum = 0;
5b1b1883
VK
217}
218
64dcd25f 219static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
5b1b1883 220{
92a190aa
AB
221 struct eth_mac_regs *mac_p = priv->mac_regs_p;
222 u32 macid_lo, macid_hi;
92a190aa
AB
223
224 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
225 (mac_id[3] << 24);
226 macid_hi = mac_id[4] + (mac_id[5] << 8);
227
228 writel(macid_hi, &mac_p->macaddr0hi);
229 writel(macid_lo, &mac_p->macaddr0lo);
230
231 return 0;
5b1b1883
VK
232}
233
0ea38db9
SG
234static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
235 struct phy_device *phydev)
5b1b1883 236{
92a190aa 237 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
5b1b1883 238
92a190aa
AB
239 if (!phydev->link) {
240 printf("%s: No link.\n", phydev->dev->name);
0ea38db9 241 return 0;
92a190aa 242 }
5b1b1883 243
92a190aa
AB
244 if (phydev->speed != 1000)
245 conf |= MII_PORTSELECT;
b884c3fe
AB
246 else
247 conf &= ~MII_PORTSELECT;
7091915a 248
92a190aa
AB
249 if (phydev->speed == 100)
250 conf |= FES_100;
5b1b1883 251
92a190aa
AB
252 if (phydev->duplex)
253 conf |= FULLDPLXMODE;
cafabe19 254
92a190aa 255 writel(conf, &mac_p->conf);
5b1b1883 256
92a190aa
AB
257 printf("Speed: %d, %s duplex%s\n", phydev->speed,
258 (phydev->duplex) ? "full" : "half",
259 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
0ea38db9
SG
260
261 return 0;
5b1b1883
VK
262}
263
64dcd25f 264static void _dw_eth_halt(struct dw_eth_dev *priv)
5b1b1883 265{
5b1b1883 266 struct eth_mac_regs *mac_p = priv->mac_regs_p;
92a190aa 267 struct eth_dma_regs *dma_p = priv->dma_regs_p;
5b1b1883 268
92a190aa
AB
269 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
270 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
5b1b1883 271
92a190aa 272 phy_shutdown(priv->phydev);
5b1b1883
VK
273}
274
e72ced23 275int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
5b1b1883 276{
5b1b1883
VK
277 struct eth_mac_regs *mac_p = priv->mac_regs_p;
278 struct eth_dma_regs *dma_p = priv->dma_regs_p;
92a190aa 279 unsigned int start;
64dcd25f 280 int ret;
5b1b1883 281
92a190aa 282 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
13edd170 283
c6122194
QS
284 /*
285 * When a MII PHY is used, we must set the PS bit for the DMA
286 * reset to succeed.
287 */
288 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
289 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
290 else
291 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
292
92a190aa
AB
293 start = get_timer(0);
294 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
875143f3
AB
295 if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
296 printf("DMA reset timeout\n");
64dcd25f 297 return -ETIMEDOUT;
875143f3 298 }
ef76025a 299
92a190aa
AB
300 mdelay(100);
301 };
5b1b1883 302
f3edfd30
BM
303 /*
304 * Soft reset above clears HW address registers.
305 * So we have to set it here once again.
306 */
307 _dw_write_hwaddr(priv, enetaddr);
308
64dcd25f
SG
309 rx_descs_init(priv);
310 tx_descs_init(priv);
5b1b1883 311
49692c5f 312 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
5b1b1883 313
d2279221 314#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
92a190aa
AB
315 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
316 &dma_p->opmode);
d2279221
SZ
317#else
318 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
319 &dma_p->opmode);
320#endif
5b1b1883 321
92a190aa 322 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
9afc1af0 323
2ddaf13b
SZ
324#ifdef CONFIG_DW_AXI_BURST_LEN
325 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
326#endif
327
92a190aa 328 /* Start up the PHY */
64dcd25f
SG
329 ret = phy_startup(priv->phydev);
330 if (ret) {
92a190aa
AB
331 printf("Could not initialize PHY %s\n",
332 priv->phydev->dev->name);
64dcd25f 333 return ret;
9afc1af0
VK
334 }
335
0ea38db9
SG
336 ret = dw_adjust_link(priv, mac_p, priv->phydev);
337 if (ret)
338 return ret;
5b1b1883 339
f63f28ee
SG
340 return 0;
341}
342
e72ced23 343int designware_eth_enable(struct dw_eth_dev *priv)
f63f28ee
SG
344{
345 struct eth_mac_regs *mac_p = priv->mac_regs_p;
346
92a190aa 347 if (!priv->phydev->link)
64dcd25f 348 return -EIO;
5b1b1883 349
aa51005c 350 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
5b1b1883
VK
351
352 return 0;
353}
354
7a9ca9db
FF
355#define ETH_ZLEN 60
356
64dcd25f 357static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
5b1b1883 358{
5b1b1883
VK
359 struct eth_dma_regs *dma_p = priv->dma_regs_p;
360 u32 desc_num = priv->tx_currdescnum;
361 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
0e1a3e30
BG
362 ulong desc_start = (ulong)desc_p;
363 ulong desc_end = desc_start +
96cec17d 364 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
0e1a3e30
BG
365 ulong data_start = desc_p->dmamac_addr;
366 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
964ea7c1
IC
367 /*
368 * Strictly we only need to invalidate the "txrx_status" field
369 * for the following check, but on some platforms we cannot
96cec17d
MV
370 * invalidate only 4 bytes, so we flush the entire descriptor,
371 * which is 16 bytes in total. This is safe because the
372 * individual descriptors in the array are each aligned to
373 * ARCH_DMA_MINALIGN and padded appropriately.
964ea7c1 374 */
96cec17d 375 invalidate_dcache_range(desc_start, desc_end);
50b0df81 376
5b1b1883
VK
377 /* Check if the descriptor is owned by CPU */
378 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
379 printf("CPU not owner of tx frame\n");
64dcd25f 380 return -EPERM;
5b1b1883
VK
381 }
382
0e1a3e30 383 memcpy((void *)data_start, packet, length);
7efb75b1
SG
384 if (length < ETH_ZLEN) {
385 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
386 length = ETH_ZLEN;
387 }
5b1b1883 388
50b0df81 389 /* Flush data to be sent */
96cec17d 390 flush_dcache_range(data_start, data_end);
50b0df81 391
5b1b1883
VK
392#if defined(CONFIG_DW_ALTDESCRIPTOR)
393 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
ae8ac8d4
SG
394 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
395 ((length << DESC_TXCTRL_SIZE1SHFT) &
396 DESC_TXCTRL_SIZE1MASK);
5b1b1883
VK
397
398 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
399 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
400#else
ae8ac8d4
SG
401 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
402 ((length << DESC_TXCTRL_SIZE1SHFT) &
403 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
404 DESC_TXCTRL_TXFIRST;
5b1b1883
VK
405
406 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
407#endif
408
50b0df81 409 /* Flush modified buffer descriptor */
96cec17d 410 flush_dcache_range(desc_start, desc_end);
50b0df81 411
5b1b1883
VK
412 /* Test the wrap-around condition. */
413 if (++desc_num >= CONFIG_TX_DESCR_NUM)
414 desc_num = 0;
415
416 priv->tx_currdescnum = desc_num;
417
418 /* Start the transmission */
419 writel(POLL_DATA, &dma_p->txpolldemand);
420
421 return 0;
422}
423
75577ba4 424static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
5b1b1883 425{
50b0df81 426 u32 status, desc_num = priv->rx_currdescnum;
5b1b1883 427 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
75577ba4 428 int length = -EAGAIN;
0e1a3e30
BG
429 ulong desc_start = (ulong)desc_p;
430 ulong desc_end = desc_start +
96cec17d 431 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
0e1a3e30
BG
432 ulong data_start = desc_p->dmamac_addr;
433 ulong data_end;
5b1b1883 434
50b0df81 435 /* Invalidate entire buffer descriptor */
96cec17d 436 invalidate_dcache_range(desc_start, desc_end);
50b0df81
AB
437
438 status = desc_p->txrx_status;
439
5b1b1883
VK
440 /* Check if the owner is the CPU */
441 if (!(status & DESC_RXSTS_OWNBYDMA)) {
442
2b261092 443 length = (status & DESC_RXSTS_FRMLENMSK) >>
5b1b1883
VK
444 DESC_RXSTS_FRMLENSHFT;
445
50b0df81 446 /* Invalidate received data */
96cec17d
MV
447 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
448 invalidate_dcache_range(data_start, data_end);
0e1a3e30 449 *packetp = (uchar *)(ulong)desc_p->dmamac_addr;
75577ba4 450 }
50b0df81 451
75577ba4
SG
452 return length;
453}
5b1b1883 454
75577ba4
SG
455static int _dw_free_pkt(struct dw_eth_dev *priv)
456{
457 u32 desc_num = priv->rx_currdescnum;
458 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
0e1a3e30
BG
459 ulong desc_start = (ulong)desc_p;
460 ulong desc_end = desc_start +
75577ba4 461 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
5b1b1883 462
75577ba4
SG
463 /*
464 * Make the current descriptor valid again and go to
465 * the next one
466 */
467 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
50b0df81 468
75577ba4
SG
469 /* Flush only status field - others weren't changed */
470 flush_dcache_range(desc_start, desc_end);
5b1b1883 471
75577ba4
SG
472 /* Test the wrap-around condition. */
473 if (++desc_num >= CONFIG_RX_DESCR_NUM)
474 desc_num = 0;
5b1b1883
VK
475 priv->rx_currdescnum = desc_num;
476
75577ba4 477 return 0;
5b1b1883
VK
478}
479
64dcd25f 480static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
5b1b1883 481{
92a190aa 482 struct phy_device *phydev;
5dce9df0 483 int phy_addr = -1, ret;
cafabe19 484
92a190aa 485#ifdef CONFIG_PHY_ADDR
5dce9df0 486 phy_addr = CONFIG_PHY_ADDR;
5b1b1883
VK
487#endif
488
5dce9df0 489 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
92a190aa 490 if (!phydev)
64dcd25f 491 return -ENODEV;
5b1b1883 492
92a190aa 493 phydev->supported &= PHY_GBIT_FEATURES;
6968ec92
AB
494 if (priv->max_speed) {
495 ret = phy_set_supported(phydev, priv->max_speed);
496 if (ret)
497 return ret;
498 }
92a190aa 499 phydev->advertising = phydev->supported;
5b1b1883 500
92a190aa
AB
501 priv->phydev = phydev;
502 phy_config(phydev);
ef76025a 503
64dcd25f
SG
504 return 0;
505}
506
75577ba4 507#ifndef CONFIG_DM_ETH
64dcd25f
SG
508static int dw_eth_init(struct eth_device *dev, bd_t *bis)
509{
f63f28ee
SG
510 int ret;
511
e72ced23 512 ret = designware_eth_init(dev->priv, dev->enetaddr);
f63f28ee
SG
513 if (!ret)
514 ret = designware_eth_enable(dev->priv);
515
516 return ret;
64dcd25f
SG
517}
518
519static int dw_eth_send(struct eth_device *dev, void *packet, int length)
520{
521 return _dw_eth_send(dev->priv, packet, length);
522}
523
524static int dw_eth_recv(struct eth_device *dev)
525{
75577ba4
SG
526 uchar *packet;
527 int length;
528
529 length = _dw_eth_recv(dev->priv, &packet);
530 if (length == -EAGAIN)
531 return 0;
532 net_process_received_packet(packet, length);
533
534 _dw_free_pkt(dev->priv);
535
536 return 0;
64dcd25f
SG
537}
538
539static void dw_eth_halt(struct eth_device *dev)
540{
541 return _dw_eth_halt(dev->priv);
542}
543
544static int dw_write_hwaddr(struct eth_device *dev)
545{
546 return _dw_write_hwaddr(dev->priv, dev->enetaddr);
5b1b1883 547}
5b1b1883 548
92a190aa 549int designware_initialize(ulong base_addr, u32 interface)
5b1b1883
VK
550{
551 struct eth_device *dev;
552 struct dw_eth_dev *priv;
553
554 dev = (struct eth_device *) malloc(sizeof(struct eth_device));
555 if (!dev)
556 return -ENOMEM;
557
558 /*
559 * Since the priv structure contains the descriptors which need a strict
560 * buswidth alignment, memalign is used to allocate memory
561 */
1c848a25
IC
562 priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
563 sizeof(struct dw_eth_dev));
5b1b1883
VK
564 if (!priv) {
565 free(dev);
566 return -ENOMEM;
567 }
568
0e1a3e30
BG
569 if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) {
570 printf("designware: buffers are outside DMA memory\n");
571 return -EINVAL;
572 }
573
5b1b1883
VK
574 memset(dev, 0, sizeof(struct eth_device));
575 memset(priv, 0, sizeof(struct dw_eth_dev));
576
92a190aa 577 sprintf(dev->name, "dwmac.%lx", base_addr);
5b1b1883
VK
578 dev->iobase = (int)base_addr;
579 dev->priv = priv;
580
5b1b1883
VK
581 priv->dev = dev;
582 priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
583 priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
584 DW_DMA_BASE_OFFSET);
5b1b1883 585
5b1b1883
VK
586 dev->init = dw_eth_init;
587 dev->send = dw_eth_send;
588 dev->recv = dw_eth_recv;
589 dev->halt = dw_eth_halt;
590 dev->write_hwaddr = dw_write_hwaddr;
591
592 eth_register(dev);
593
92a190aa
AB
594 priv->interface = interface;
595
596 dw_mdio_init(dev->name, priv->mac_regs_p);
597 priv->bus = miiphy_get_dev_by_name(dev->name);
598
64dcd25f 599 return dw_phy_init(priv, dev);
5b1b1883 600}
75577ba4
SG
601#endif
602
603#ifdef CONFIG_DM_ETH
604static int designware_eth_start(struct udevice *dev)
605{
606 struct eth_pdata *pdata = dev_get_platdata(dev);
f63f28ee
SG
607 struct dw_eth_dev *priv = dev_get_priv(dev);
608 int ret;
75577ba4 609
e72ced23 610 ret = designware_eth_init(priv, pdata->enetaddr);
f63f28ee
SG
611 if (ret)
612 return ret;
613 ret = designware_eth_enable(priv);
614 if (ret)
615 return ret;
616
617 return 0;
75577ba4
SG
618}
619
e72ced23 620int designware_eth_send(struct udevice *dev, void *packet, int length)
75577ba4
SG
621{
622 struct dw_eth_dev *priv = dev_get_priv(dev);
623
624 return _dw_eth_send(priv, packet, length);
625}
626
e72ced23 627int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
75577ba4
SG
628{
629 struct dw_eth_dev *priv = dev_get_priv(dev);
630
631 return _dw_eth_recv(priv, packetp);
632}
633
e72ced23 634int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
75577ba4
SG
635{
636 struct dw_eth_dev *priv = dev_get_priv(dev);
637
638 return _dw_free_pkt(priv);
639}
640
e72ced23 641void designware_eth_stop(struct udevice *dev)
75577ba4
SG
642{
643 struct dw_eth_dev *priv = dev_get_priv(dev);
644
645 return _dw_eth_halt(priv);
646}
647
e72ced23 648int designware_eth_write_hwaddr(struct udevice *dev)
75577ba4
SG
649{
650 struct eth_pdata *pdata = dev_get_platdata(dev);
651 struct dw_eth_dev *priv = dev_get_priv(dev);
652
653 return _dw_write_hwaddr(priv, pdata->enetaddr);
654}
655
8b7ee66c
BM
656static int designware_eth_bind(struct udevice *dev)
657{
658#ifdef CONFIG_DM_PCI
659 static int num_cards;
660 char name[20];
661
662 /* Create a unique device name for PCI type devices */
663 if (device_is_on_pci_bus(dev)) {
664 sprintf(name, "eth_designware#%u", num_cards++);
665 device_set_name(dev, name);
666 }
667#endif
668
669 return 0;
670}
671
b9e08d0e 672int designware_eth_probe(struct udevice *dev)
75577ba4
SG
673{
674 struct eth_pdata *pdata = dev_get_platdata(dev);
675 struct dw_eth_dev *priv = dev_get_priv(dev);
f0dc73c0 676 u32 iobase = pdata->iobase;
0e1a3e30 677 ulong ioaddr;
4ee587e2 678 int ret, err;
495c70f9 679 struct reset_ctl_bulk reset_bulk;
ba1f9667 680#ifdef CONFIG_CLK
4ee587e2 681 int i, clock_nb;
ba1f9667
PC
682
683 priv->clock_count = 0;
684 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells");
685 if (clock_nb > 0) {
686 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
687 GFP_KERNEL);
688 if (!priv->clocks)
689 return -ENOMEM;
690
691 for (i = 0; i < clock_nb; i++) {
692 err = clk_get_by_index(dev, i, &priv->clocks[i]);
693 if (err < 0)
694 break;
695
696 err = clk_enable(&priv->clocks[i]);
1693a577 697 if (err && err != -ENOSYS && err != -ENOTSUPP) {
ba1f9667
PC
698 pr_err("failed to enable clock %d\n", i);
699 clk_free(&priv->clocks[i]);
700 goto clk_err;
701 }
702 priv->clock_count++;
703 }
704 } else if (clock_nb != -ENOENT) {
705 pr_err("failed to get clock phandle(%d)\n", clock_nb);
706 return clock_nb;
707 }
708#endif
75577ba4 709
6ec922fa
JC
710#if defined(CONFIG_DM_REGULATOR)
711 struct udevice *phy_supply;
712
713 ret = device_get_supply_regulator(dev, "phy-supply",
714 &phy_supply);
715 if (ret) {
716 debug("%s: No phy supply\n", dev->name);
717 } else {
718 ret = regulator_set_enable(phy_supply, true);
719 if (ret) {
720 puts("Error enabling phy supply\n");
721 return ret;
722 }
723 }
724#endif
725
495c70f9
LFT
726 ret = reset_get_bulk(dev, &reset_bulk);
727 if (ret)
728 dev_warn(dev, "Can't get reset: %d\n", ret);
729 else
730 reset_deassert_bulk(&reset_bulk);
731
8b7ee66c
BM
732#ifdef CONFIG_DM_PCI
733 /*
734 * If we are on PCI bus, either directly attached to a PCI root port,
735 * or via a PCI bridge, fill in platdata before we probe the hardware.
736 */
737 if (device_is_on_pci_bus(dev)) {
8b7ee66c
BM
738 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
739 iobase &= PCI_BASE_ADDRESS_MEM_MASK;
6758a6cc 740 iobase = dm_pci_mem_to_phys(dev, iobase);
8b7ee66c
BM
741
742 pdata->iobase = iobase;
743 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
744 }
745#endif
746
f0dc73c0 747 debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv);
0e1a3e30
BG
748 ioaddr = iobase;
749 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
750 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
75577ba4 751 priv->interface = pdata->phy_interface;
6968ec92 752 priv->max_speed = pdata->max_speed;
75577ba4 753
4ee587e2
SG
754 ret = dw_mdio_init(dev->name, dev);
755 if (ret) {
756 err = ret;
757 goto mdio_err;
758 }
75577ba4
SG
759 priv->bus = miiphy_get_dev_by_name(dev->name);
760
761 ret = dw_phy_init(priv, dev);
762 debug("%s, ret=%d\n", __func__, ret);
4ee587e2
SG
763 if (!ret)
764 return 0;
75577ba4 765
4ee587e2
SG
766 /* continue here for cleanup if no PHY found */
767 err = ret;
768 mdio_unregister(priv->bus);
769 mdio_free(priv->bus);
770mdio_err:
ba1f9667
PC
771
772#ifdef CONFIG_CLK
773clk_err:
774 ret = clk_release_all(priv->clocks, priv->clock_count);
775 if (ret)
776 pr_err("failed to disable all clocks\n");
777
ba1f9667 778#endif
4ee587e2 779 return err;
75577ba4
SG
780}
781
5d2459fd
BM
782static int designware_eth_remove(struct udevice *dev)
783{
784 struct dw_eth_dev *priv = dev_get_priv(dev);
785
786 free(priv->phydev);
787 mdio_unregister(priv->bus);
788 mdio_free(priv->bus);
789
ba1f9667
PC
790#ifdef CONFIG_CLK
791 return clk_release_all(priv->clocks, priv->clock_count);
792#else
5d2459fd 793 return 0;
ba1f9667 794#endif
5d2459fd
BM
795}
796
b9e08d0e 797const struct eth_ops designware_eth_ops = {
75577ba4
SG
798 .start = designware_eth_start,
799 .send = designware_eth_send,
800 .recv = designware_eth_recv,
801 .free_pkt = designware_eth_free_pkt,
802 .stop = designware_eth_stop,
803 .write_hwaddr = designware_eth_write_hwaddr,
804};
805
b9e08d0e 806int designware_eth_ofdata_to_platdata(struct udevice *dev)
75577ba4 807{
90b7fc92 808 struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
66d027e2 809#ifdef CONFIG_DM_GPIO
90b7fc92 810 struct dw_eth_dev *priv = dev_get_priv(dev);
66d027e2 811#endif
90b7fc92 812 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
75577ba4 813 const char *phy_mode;
66d027e2 814#ifdef CONFIG_DM_GPIO
90b7fc92 815 int reset_flags = GPIOD_IS_OUT;
66d027e2 816#endif
90b7fc92 817 int ret = 0;
75577ba4 818
15050f1c 819 pdata->iobase = dev_read_addr(dev);
75577ba4 820 pdata->phy_interface = -1;
15050f1c 821 phy_mode = dev_read_string(dev, "phy-mode");
75577ba4
SG
822 if (phy_mode)
823 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
824 if (pdata->phy_interface == -1) {
825 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
826 return -EINVAL;
827 }
828
15050f1c 829 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
6968ec92 830
66d027e2 831#ifdef CONFIG_DM_GPIO
7ad326a9 832 if (dev_read_bool(dev, "snps,reset-active-low"))
90b7fc92
SS
833 reset_flags |= GPIOD_ACTIVE_LOW;
834
835 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
836 &priv->reset_gpio, reset_flags);
837 if (ret == 0) {
7ad326a9
PT
838 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
839 dw_pdata->reset_delays, 3);
90b7fc92
SS
840 } else if (ret == -ENOENT) {
841 ret = 0;
842 }
66d027e2 843#endif
90b7fc92
SS
844
845 return ret;
75577ba4
SG
846}
847
848static const struct udevice_id designware_eth_ids[] = {
849 { .compatible = "allwinner,sun7i-a20-gmac" },
cfe25561 850 { .compatible = "amlogic,meson6-dwmac" },
655217d9 851 { .compatible = "amlogic,meson-gx-dwmac" },
ec353ad1 852 { .compatible = "amlogic,meson-gxbb-dwmac" },
71a38a8e 853 { .compatible = "amlogic,meson-axg-dwmac" },
b20b70fc 854 { .compatible = "st,stm32-dwmac" },
2a723237 855 { .compatible = "snps,arc-dwmac-3.70a" },
75577ba4
SG
856 { }
857};
858
9f76f105 859U_BOOT_DRIVER(eth_designware) = {
75577ba4
SG
860 .name = "eth_designware",
861 .id = UCLASS_ETH,
862 .of_match = designware_eth_ids,
863 .ofdata_to_platdata = designware_eth_ofdata_to_platdata,
8b7ee66c 864 .bind = designware_eth_bind,
75577ba4 865 .probe = designware_eth_probe,
5d2459fd 866 .remove = designware_eth_remove,
75577ba4
SG
867 .ops = &designware_eth_ops,
868 .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
90b7fc92 869 .platdata_auto_alloc_size = sizeof(struct dw_eth_pdata),
75577ba4
SG
870 .flags = DM_FLAG_ALLOC_PRIV_DMA,
871};
8b7ee66c
BM
872
873static struct pci_device_id supported[] = {
874 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
875 { }
876};
877
878U_BOOT_PCI_DEVICE(eth_designware, supported);
75577ba4 879#endif
This page took 0.582298 seconds and 4 git commands to generate.