2 * Copyright 2011 Freescale Semiconductor, Inc.
4 * See file CREDITS for list of people who contributed to this
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * P2041 RDB board configuration file
30 #define CONFIG_P2041RDB
31 #define CONFIG_PHYS_64BIT
32 #define CONFIG_PPC_P2041
34 #ifdef CONFIG_RAMBOOT_PBL
35 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
36 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
39 /* High Level Configuration Options */
41 #define CONFIG_E500 /* BOOKE e500 family */
42 #define CONFIG_E500MC /* BOOKE e500mc family */
43 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
44 #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
45 #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
46 #define CONFIG_MP /* support multiple processors */
48 #ifndef CONFIG_SYS_TEXT_BASE
49 #define CONFIG_SYS_TEXT_BASE 0xeff80000
52 #ifndef CONFIG_RESET_VECTOR_ADDRESS
53 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
56 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
57 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
58 #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
59 #define CONFIG_PCI /* Enable PCI/PCIE */
60 #define CONFIG_PCIE1 /* PCIE controler 1 */
61 #define CONFIG_PCIE2 /* PCIE controler 2 */
62 #define CONFIG_PCIE3 /* PCIE controler 3 */
63 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
64 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
66 #define CONFIG_SYS_SRIO
67 #define CONFIG_SRIO1 /* SRIO port 1 */
68 #define CONFIG_SRIO2 /* SRIO port 2 */
69 #define CONFIG_SYS_DPAA_RMAN /* RMan */
71 #define CONFIG_FSL_LAW /* Use common FSL init code */
73 #define CONFIG_ENV_OVERWRITE
75 #ifdef CONFIG_SYS_NO_FLASH
76 #define CONFIG_ENV_IS_NOWHERE
78 #define CONFIG_FLASH_CFI_DRIVER
79 #define CONFIG_SYS_FLASH_CFI
82 #if defined(CONFIG_SPIFLASH)
83 #define CONFIG_SYS_EXTRA_ENV_RELOC
84 #define CONFIG_ENV_IS_IN_SPI_FLASH
85 #define CONFIG_ENV_SPI_BUS 0
86 #define CONFIG_ENV_SPI_CS 0
87 #define CONFIG_ENV_SPI_MAX_HZ 10000000
88 #define CONFIG_ENV_SPI_MODE 0
89 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
90 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
91 #define CONFIG_ENV_SECT_SIZE 0x10000
92 #elif defined(CONFIG_SDCARD)
93 #define CONFIG_SYS_EXTRA_ENV_RELOC
94 #define CONFIG_ENV_IS_IN_MMC
95 #define CONFIG_SYS_MMC_ENV_DEV 0
96 #define CONFIG_ENV_SIZE 0x2000
97 #define CONFIG_ENV_OFFSET (512 * 1097)
99 #define CONFIG_ENV_IS_IN_FLASH
100 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \
101 - CONFIG_ENV_SECT_SIZE)
102 #define CONFIG_ENV_SIZE 0x2000
103 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
107 unsigned long get_board_sys_clk(unsigned long dummy);
109 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
112 * These can be toggled for performance analysis, otherwise use default.
114 #define CONFIG_SYS_CACHE_STASHING
115 #define CONFIG_BACKSIDE_L2_CACHE
116 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
117 #define CONFIG_BTB /* toggle branch predition */
119 #define CONFIG_ENABLE_36BIT_PHYS
121 #ifdef CONFIG_PHYS_64BIT
122 #define CONFIG_ADDR_MAP
123 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
126 #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
127 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
128 #define CONFIG_SYS_MEMTEST_END 0x00400000
129 #define CONFIG_SYS_ALT_MEMTEST
130 #define CONFIG_PANIC_HANG /* do not reset board on panic */
133 * Config the L3 Cache as L3 SRAM
135 #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
136 #ifdef CONFIG_PHYS_64BIT
137 #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
138 CONFIG_RAMBOOT_TEXT_BASE)
140 #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
142 #define CONFIG_SYS_L3_SIZE (1024 << 10)
143 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
145 #ifdef CONFIG_PHYS_64BIT
146 #define CONFIG_SYS_DCSRBAR 0xf0000000
147 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
151 #define CONFIG_ID_EEPROM
152 #define CONFIG_SYS_I2C_EEPROM_NXID
153 #define CONFIG_SYS_EEPROM_BUS_NUM 0
154 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
155 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
160 #define CONFIG_VERY_BIG_RAM
161 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
162 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
164 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
165 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
167 #define CONFIG_DDR_SPD
168 #define CONFIG_FSL_DDR3
170 #define CONFIG_SYS_SPD_BUS_NUM 0
171 #define SPD_EEPROM_ADDRESS 0x52
172 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
175 * Local Bus Definitions
178 /* Set the local bus clock 1/8 of platform clock */
179 #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
181 #define CONFIG_SYS_FLASH_BASE 0xe8000000 /* Start of PromJet */
182 #ifdef CONFIG_PHYS_64BIT
183 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
185 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
188 #define CONFIG_SYS_BR0_PRELIM \
189 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
190 #define CONFIG_SYS_OR0_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
191 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
193 #define CONFIG_FSL_CPLD
194 #define CPLD_BASE 0xffdf0000 /* CPLD registers */
195 #ifdef CONFIG_PHYS_64BIT
196 #define CPLD_BASE_PHYS 0xfffdf0000ull
198 #define CPLD_BASE_PHYS CPLD_BASE
201 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
202 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
204 #define PIXIS_LBMAP_SWITCH 7
205 #define PIXIS_LBMAP_MASK 0xf0
206 #define PIXIS_LBMAP_SHIFT 4
207 #define PIXIS_LBMAP_ALTBANK 0x40
209 #define CONFIG_SYS_FLASH_QUIET_TEST
210 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
212 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
213 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
214 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
215 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
217 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
219 #if defined(CONFIG_RAMBOOT_PBL)
220 #define CONFIG_SYS_RAMBOOT
223 #define CONFIG_SYS_FLASH_EMPTY_INFO
224 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
225 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
227 #define CONFIG_BOARD_EARLY_INIT_F
228 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
229 #define CONFIG_MISC_INIT_R
231 #define CONFIG_HWCONFIG
233 /* define to use L1 as initial stack */
234 #define CONFIG_L1_INIT_RAM
235 #define CONFIG_SYS_INIT_RAM_LOCK
236 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
237 #ifdef CONFIG_PHYS_64BIT
238 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
239 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
240 /* The assembler doesn't like typecast */
241 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
242 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
243 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
245 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
246 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
247 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
249 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
251 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
252 GENERATED_GBL_DATA_SIZE)
253 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
255 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
256 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
258 /* Serial Port - controlled on board with jumper J8
262 #define CONFIG_CONS_INDEX 1
263 #define CONFIG_SYS_NS16550
264 #define CONFIG_SYS_NS16550_SERIAL
265 #define CONFIG_SYS_NS16550_REG_SIZE 1
266 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
268 #define CONFIG_SYS_BAUDRATE_TABLE \
269 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
271 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
272 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
273 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
274 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
276 /* Use the HUSH parser */
277 #define CONFIG_SYS_HUSH_PARSER
278 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
280 /* pass open firmware flat tree */
281 #define CONFIG_OF_LIBFDT
282 #define CONFIG_OF_BOARD_SETUP
283 #define CONFIG_OF_STDOUT_VIA_ALIAS
285 /* new uImage format support */
287 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
290 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
291 #define CONFIG_HARD_I2C /* I2C with hardware support */
292 #define CONFIG_I2C_MULTI_BUS
293 #define CONFIG_I2C_CMD_TREE
294 #define CONFIG_SYS_I2C_SPEED 400000
295 #define CONFIG_SYS_I2C_SLAVE 0x7F
296 #define CONFIG_SYS_I2C_OFFSET 0x118000
297 #define CONFIG_SYS_I2C2_OFFSET 0x118100
302 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
303 #ifdef CONFIG_PHYS_64BIT
304 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
306 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
308 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
310 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
311 #ifdef CONFIG_PHYS_64BIT
312 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
314 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
316 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
319 * eSPI - Enhanced SPI
321 #define CONFIG_FSL_ESPI
322 #define CONFIG_SPI_FLASH
323 #define CONFIG_SPI_FLASH_SPANSION
324 #define CONFIG_CMD_SF
325 #define CONFIG_SF_DEFAULT_SPEED 10000000
326 #define CONFIG_SF_DEFAULT_MODE 0
330 * Memory space is mapped 1-1, but I/O space must start from 0.
333 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
334 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
335 #ifdef CONFIG_PHYS_64BIT
336 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
337 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
339 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
340 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
342 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
343 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
344 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
345 #ifdef CONFIG_PHYS_64BIT
346 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
348 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
350 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
352 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
353 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
354 #ifdef CONFIG_PHYS_64BIT
355 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
356 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
358 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
359 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
361 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
362 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
363 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
364 #ifdef CONFIG_PHYS_64BIT
365 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
367 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
369 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
371 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
372 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
373 #ifdef CONFIG_PHYS_64BIT
374 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
375 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
377 #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
378 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
380 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
381 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
382 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
383 #ifdef CONFIG_PHYS_64BIT
384 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
386 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
388 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
391 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
392 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
393 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
394 #ifdef CONFIG_PHYS_64BIT
395 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
397 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
399 #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
400 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
401 #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
402 #ifdef CONFIG_PHYS_64BIT
403 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
405 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
407 #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
409 #define CONFIG_SYS_DPAA_FMAN
410 #define CONFIG_SYS_DPAA_PME
411 /* Default address of microcode for the Linux Fman driver */
412 #if defined(CONFIG_SPIFLASH)
414 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
415 * env, so we got 0x110000.
417 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
418 #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
419 #elif defined(CONFIG_SDCARD)
421 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
422 * about 545KB (1089 blocks), Env is stored after the image, and the env size is
423 * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
425 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
426 #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
427 #elif defined(CONFIG_NAND)
428 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
429 #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
431 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
432 #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEF000000
434 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
435 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
437 #ifdef CONFIG_SYS_DPAA_FMAN
438 #define CONFIG_FMAN_ENET
439 #define CONFIG_PHYLIB_10G
440 #define CONFIG_PHY_VITESSE
441 #define CONFIG_PHY_TERANETICS
445 #define CONFIG_PCI_PNP /* do pci plug-and-play */
448 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
449 #define CONFIG_DOS_PARTITION
450 #endif /* CONFIG_PCI */
453 #define CONFIG_FSL_SATA
454 #ifdef CONFIG_FSL_SATA
455 #define CONFIG_LIBATA
457 #define CONFIG_SYS_SATA_MAX_DEVICE 2
459 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
460 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
462 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
463 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
466 #define CONFIG_CMD_SATA
467 #define CONFIG_DOS_PARTITION
468 #define CONFIG_CMD_EXT2
471 #ifdef CONFIG_FMAN_ENET
472 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
473 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
474 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
475 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
476 #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
478 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
479 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
480 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
481 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
483 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
485 #define CONFIG_SYS_TBIPA_VALUE 8
486 #define CONFIG_MII /* MII PHY management */
487 #define CONFIG_ETHPRIME "FM1@DTSEC1"
488 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
494 #define CONFIG_LOADS_ECHO /* echo on for serial download */
495 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
498 * Command line configuration.
500 #include <config_cmd_default.h>
502 #define CONFIG_CMD_DHCP
503 #define CONFIG_CMD_ELF
504 #define CONFIG_CMD_ERRATA
505 #define CONFIG_CMD_GREPENV
506 #define CONFIG_CMD_IRQ
507 #define CONFIG_CMD_I2C
508 #define CONFIG_CMD_MII
509 #define CONFIG_CMD_PING
510 #define CONFIG_CMD_SETEXPR
513 #define CONFIG_CMD_PCI
514 #define CONFIG_CMD_NET
520 #define CONFIG_CMD_USB
521 #define CONFIG_USB_STORAGE
522 #define CONFIG_USB_EHCI
523 #define CONFIG_USB_EHCI_FSL
524 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
525 #define CONFIG_CMD_EXT2
530 #define CONFIG_FSL_ESDHC
531 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
532 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
533 #define CONFIG_CMD_MMC
534 #define CONFIG_GENERIC_MMC
535 #define CONFIG_CMD_EXT2
536 #define CONFIG_CMD_FAT
537 #define CONFIG_DOS_PARTITION
541 * Miscellaneous configurable options
543 #define CONFIG_SYS_LONGHELP /* undef to save memory */
544 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
545 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
546 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
547 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
548 #ifdef CONFIG_CMD_KGDB
549 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
551 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
553 /* Print Buffer Size */
554 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
555 sizeof(CONFIG_SYS_PROMPT)+16)
556 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
557 /* Boot Argument Buffer Size */
558 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
559 #define CONFIG_SYS_HZ 1000 /* decrementer freq 1ms ticks */
562 * For booting Linux, the board info and command line data
563 * have to be in the first 64 MB of memory, since this is
564 * the maximum mapped by the Linux kernel during initialization.
566 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
567 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
569 #ifdef CONFIG_CMD_KGDB
570 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
571 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
575 * Environment Configuration
577 #define CONFIG_ROOTPATH "/opt/nfsroot"
578 #define CONFIG_BOOTFILE "uImage"
579 #define CONFIG_UBOOTPATH u-boot.bin
581 /* default location for tftp and bootm */
582 #define CONFIG_LOADADDR 1000000
584 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
586 #define CONFIG_BAUDRATE 115200
588 #define __USB_PHY_TYPE utmi
590 #define CONFIG_EXTRA_ENV_SETTINGS \
591 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
592 "bank_intlv=cs0_cs1\0" \
594 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
595 "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \
596 "tftpflash=tftpboot $loadaddr $uboot && " \
597 "protect off $ubootaddr +$filesize && " \
598 "erase $ubootaddr +$filesize && " \
599 "cp.b $loadaddr $ubootaddr $filesize && " \
600 "protect on $ubootaddr +$filesize && " \
601 "cmp.b $loadaddr $ubootaddr $filesize\0" \
602 "consoledev=ttyS0\0" \
603 "usb_phy_type=" MK_STR(__USB_PHY_TYPE) "\0" \
604 "usb_dr_mode=host\0" \
605 "ramdiskaddr=2000000\0" \
606 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
608 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
612 #define CONFIG_HDBOOT \
613 "setenv bootargs root=/dev/$bdev rw " \
614 "console=$consoledev,$baudrate $othbootargs;" \
615 "tftp $loadaddr $bootfile;" \
616 "tftp $fdtaddr $fdtfile;" \
617 "bootm $loadaddr - $fdtaddr"
619 #define CONFIG_NFSBOOTCOMMAND \
620 "setenv bootargs root=/dev/nfs rw " \
621 "nfsroot=$serverip:$rootpath " \
622 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
623 "console=$consoledev,$baudrate $othbootargs;" \
624 "tftp $loadaddr $bootfile;" \
625 "tftp $fdtaddr $fdtfile;" \
626 "bootm $loadaddr - $fdtaddr"
628 #define CONFIG_RAMBOOTCOMMAND \
629 "setenv bootargs root=/dev/ram rw " \
630 "console=$consoledev,$baudrate $othbootargs;" \
631 "tftp $ramdiskaddr $ramdiskfile;" \
632 "tftp $loadaddr $bootfile;" \
633 "tftp $fdtaddr $fdtfile;" \
634 "bootm $loadaddr $ramdiskaddr $fdtaddr"
636 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
638 #ifdef CONFIG_SECURE_BOOT
639 #include <asm/fsl_secure_boot.h>
642 #endif /* __CONFIG_H */