1 // SPDX-License-Identifier: GPL-2.0+
5 * Rockchip GMAC ethernet IP driver for U-Boot
16 #include <asm/arch-rockchip/periph.h>
17 #include <asm/arch-rockchip/clock.h>
18 #include <asm/arch-rockchip/hardware.h>
19 #include <asm/arch-rockchip/grf_px30.h>
20 #include <asm/arch-rockchip/grf_rk322x.h>
21 #include <asm/arch-rockchip/grf_rk3288.h>
22 #include <asm/arch-rk3308/grf_rk3308.h>
23 #include <asm/arch-rockchip/grf_rk3328.h>
24 #include <asm/arch-rockchip/grf_rk3368.h>
25 #include <asm/arch-rockchip/grf_rk3399.h>
26 #include <asm/arch-rockchip/grf_rv1108.h>
27 #include <dm/pinctrl.h>
28 #include <dt-bindings/clock/rk3288-cru.h>
29 #include <linux/bitops.h>
30 #include "designware.h"
32 DECLARE_GLOBAL_DATA_PTR;
33 #define DELAY_ENABLE(soc, tx, rx) \
34 (((tx) ? soc##_TXCLK_DLY_ENA_GMAC_ENABLE : soc##_TXCLK_DLY_ENA_GMAC_DISABLE) | \
35 ((rx) ? soc##_RXCLK_DLY_ENA_GMAC_ENABLE : soc##_RXCLK_DLY_ENA_GMAC_DISABLE))
38 * Platform data for the gmac
40 * dw_eth_pdata: Required platform data for designware driver (must be first)
42 struct gmac_rockchip_platdata {
43 struct dw_eth_pdata dw_eth_pdata;
50 int (*fix_mac_speed)(struct dw_eth_dev *priv);
51 void (*set_to_rmii)(struct gmac_rockchip_platdata *pdata);
52 void (*set_to_rgmii)(struct gmac_rockchip_platdata *pdata);
56 static int gmac_rockchip_ofdata_to_platdata(struct udevice *dev)
58 struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
61 string = dev_read_string(dev, "clock_in_out");
62 if (!strcmp(string, "input"))
63 pdata->clock_input = true;
65 pdata->clock_input = false;
67 /* Check the new naming-style first... */
68 pdata->tx_delay = dev_read_u32_default(dev, "tx_delay", -ENOENT);
69 pdata->rx_delay = dev_read_u32_default(dev, "rx_delay", -ENOENT);
71 /* ... and fall back to the old naming style or default, if necessary */
72 if (pdata->tx_delay == -ENOENT)
73 pdata->tx_delay = dev_read_u32_default(dev, "tx-delay", 0x30);
74 if (pdata->rx_delay == -ENOENT)
75 pdata->rx_delay = dev_read_u32_default(dev, "rx-delay", 0x10);
77 return designware_eth_ofdata_to_platdata(dev);
80 static int px30_gmac_fix_mac_speed(struct dw_eth_dev *priv)
86 PX30_GMAC_SPEED_SHIFT = 0x2,
87 PX30_GMAC_SPEED_MASK = BIT(2),
88 PX30_GMAC_SPEED_10M = 0,
89 PX30_GMAC_SPEED_100M = BIT(2),
92 ret = clk_get_by_name(priv->phydev->dev, "clk_mac_speed",
97 switch (priv->phydev->speed) {
99 speed = PX30_GMAC_SPEED_10M;
100 ret = clk_set_rate(&clk_speed, 2500000);
105 speed = PX30_GMAC_SPEED_100M;
106 ret = clk_set_rate(&clk_speed, 25000000);
111 debug("Unknown phy speed: %d\n", priv->phydev->speed);
115 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
116 rk_clrsetreg(&grf->mac_con1, PX30_GMAC_SPEED_MASK, speed);
121 static int rk3228_gmac_fix_mac_speed(struct dw_eth_dev *priv)
123 struct rk322x_grf *grf;
126 RK3228_GMAC_CLK_SEL_SHIFT = 8,
127 RK3228_GMAC_CLK_SEL_MASK = GENMASK(9, 8),
128 RK3228_GMAC_CLK_SEL_125M = 0 << 8,
129 RK3228_GMAC_CLK_SEL_25M = 3 << 8,
130 RK3228_GMAC_CLK_SEL_2_5M = 2 << 8,
133 switch (priv->phydev->speed) {
135 clk = RK3228_GMAC_CLK_SEL_2_5M;
138 clk = RK3228_GMAC_CLK_SEL_25M;
141 clk = RK3228_GMAC_CLK_SEL_125M;
144 debug("Unknown phy speed: %d\n", priv->phydev->speed);
148 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
149 rk_clrsetreg(&grf->mac_con[1], RK3228_GMAC_CLK_SEL_MASK, clk);
154 static int rk3288_gmac_fix_mac_speed(struct dw_eth_dev *priv)
156 struct rk3288_grf *grf;
159 switch (priv->phydev->speed) {
161 clk = RK3288_GMAC_CLK_SEL_2_5M;
164 clk = RK3288_GMAC_CLK_SEL_25M;
167 clk = RK3288_GMAC_CLK_SEL_125M;
170 debug("Unknown phy speed: %d\n", priv->phydev->speed);
174 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
175 rk_clrsetreg(&grf->soc_con1, RK3288_GMAC_CLK_SEL_MASK, clk);
180 static int rk3308_gmac_fix_mac_speed(struct dw_eth_dev *priv)
182 struct rk3308_grf *grf;
183 struct clk clk_speed;
186 RK3308_GMAC_SPEED_SHIFT = 0x0,
187 RK3308_GMAC_SPEED_MASK = BIT(0),
188 RK3308_GMAC_SPEED_10M = 0,
189 RK3308_GMAC_SPEED_100M = BIT(0),
192 ret = clk_get_by_name(priv->phydev->dev, "clk_mac_speed",
197 switch (priv->phydev->speed) {
199 speed = RK3308_GMAC_SPEED_10M;
200 ret = clk_set_rate(&clk_speed, 2500000);
205 speed = RK3308_GMAC_SPEED_100M;
206 ret = clk_set_rate(&clk_speed, 25000000);
211 debug("Unknown phy speed: %d\n", priv->phydev->speed);
215 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
216 rk_clrsetreg(&grf->mac_con0, RK3308_GMAC_SPEED_MASK, speed);
221 static int rk3328_gmac_fix_mac_speed(struct dw_eth_dev *priv)
223 struct rk3328_grf_regs *grf;
226 RK3328_GMAC_CLK_SEL_SHIFT = 11,
227 RK3328_GMAC_CLK_SEL_MASK = GENMASK(12, 11),
228 RK3328_GMAC_CLK_SEL_125M = 0 << 11,
229 RK3328_GMAC_CLK_SEL_25M = 3 << 11,
230 RK3328_GMAC_CLK_SEL_2_5M = 2 << 11,
233 switch (priv->phydev->speed) {
235 clk = RK3328_GMAC_CLK_SEL_2_5M;
238 clk = RK3328_GMAC_CLK_SEL_25M;
241 clk = RK3328_GMAC_CLK_SEL_125M;
244 debug("Unknown phy speed: %d\n", priv->phydev->speed);
248 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
249 rk_clrsetreg(&grf->mac_con[1], RK3328_GMAC_CLK_SEL_MASK, clk);
254 static int rk3368_gmac_fix_mac_speed(struct dw_eth_dev *priv)
256 struct rk3368_grf *grf;
259 RK3368_GMAC_CLK_SEL_2_5M = 2 << 4,
260 RK3368_GMAC_CLK_SEL_25M = 3 << 4,
261 RK3368_GMAC_CLK_SEL_125M = 0 << 4,
262 RK3368_GMAC_CLK_SEL_MASK = GENMASK(5, 4),
265 switch (priv->phydev->speed) {
267 clk = RK3368_GMAC_CLK_SEL_2_5M;
270 clk = RK3368_GMAC_CLK_SEL_25M;
273 clk = RK3368_GMAC_CLK_SEL_125M;
276 debug("Unknown phy speed: %d\n", priv->phydev->speed);
280 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
281 rk_clrsetreg(&grf->soc_con15, RK3368_GMAC_CLK_SEL_MASK, clk);
286 static int rk3399_gmac_fix_mac_speed(struct dw_eth_dev *priv)
288 struct rk3399_grf_regs *grf;
291 switch (priv->phydev->speed) {
293 clk = RK3399_GMAC_CLK_SEL_2_5M;
296 clk = RK3399_GMAC_CLK_SEL_25M;
299 clk = RK3399_GMAC_CLK_SEL_125M;
302 debug("Unknown phy speed: %d\n", priv->phydev->speed);
306 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
307 rk_clrsetreg(&grf->soc_con5, RK3399_GMAC_CLK_SEL_MASK, clk);
312 static int rv1108_set_rmii_speed(struct dw_eth_dev *priv)
314 struct rv1108_grf *grf;
317 RV1108_GMAC_SPEED_MASK = BIT(2),
318 RV1108_GMAC_SPEED_10M = 0 << 2,
319 RV1108_GMAC_SPEED_100M = 1 << 2,
320 RV1108_GMAC_CLK_SEL_MASK = BIT(7),
321 RV1108_GMAC_CLK_SEL_2_5M = 0 << 7,
322 RV1108_GMAC_CLK_SEL_25M = 1 << 7,
325 switch (priv->phydev->speed) {
327 clk = RV1108_GMAC_CLK_SEL_2_5M;
328 speed = RV1108_GMAC_SPEED_10M;
331 clk = RV1108_GMAC_CLK_SEL_25M;
332 speed = RV1108_GMAC_SPEED_100M;
335 debug("Unknown phy speed: %d\n", priv->phydev->speed);
339 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
340 rk_clrsetreg(&grf->gmac_con0,
341 RV1108_GMAC_CLK_SEL_MASK | RV1108_GMAC_SPEED_MASK,
347 static void px30_gmac_set_to_rmii(struct gmac_rockchip_platdata *pdata)
349 struct px30_grf *grf;
351 PX30_GMAC_PHY_INTF_SEL_SHIFT = 4,
352 PX30_GMAC_PHY_INTF_SEL_MASK = GENMASK(4, 6),
353 PX30_GMAC_PHY_INTF_SEL_RMII = BIT(6),
356 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
358 rk_clrsetreg(&grf->mac_con1,
359 PX30_GMAC_PHY_INTF_SEL_MASK,
360 PX30_GMAC_PHY_INTF_SEL_RMII);
363 static void rk3228_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
365 struct rk322x_grf *grf;
367 RK3228_RMII_MODE_SHIFT = 10,
368 RK3228_RMII_MODE_MASK = BIT(10),
370 RK3228_GMAC_PHY_INTF_SEL_SHIFT = 4,
371 RK3228_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
372 RK3228_GMAC_PHY_INTF_SEL_RGMII = BIT(4),
374 RK3228_RXCLK_DLY_ENA_GMAC_MASK = BIT(1),
375 RK3228_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
376 RK3228_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(1),
378 RK3228_TXCLK_DLY_ENA_GMAC_MASK = BIT(0),
379 RK3228_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
380 RK3228_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(0),
383 RK3228_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
384 RK3228_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(13, 7),
386 RK3228_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
387 RK3228_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
390 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
391 rk_clrsetreg(&grf->mac_con[1],
392 RK3228_RMII_MODE_MASK |
393 RK3228_GMAC_PHY_INTF_SEL_MASK |
394 RK3228_RXCLK_DLY_ENA_GMAC_MASK |
395 RK3228_TXCLK_DLY_ENA_GMAC_MASK,
396 RK3228_GMAC_PHY_INTF_SEL_RGMII |
397 DELAY_ENABLE(RK3228, pdata->tx_delay, pdata->rx_delay));
399 rk_clrsetreg(&grf->mac_con[0],
400 RK3228_CLK_RX_DL_CFG_GMAC_MASK |
401 RK3228_CLK_TX_DL_CFG_GMAC_MASK,
402 pdata->rx_delay << RK3228_CLK_RX_DL_CFG_GMAC_SHIFT |
403 pdata->tx_delay << RK3228_CLK_TX_DL_CFG_GMAC_SHIFT);
406 static void rk3288_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
408 struct rk3288_grf *grf;
410 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
411 rk_clrsetreg(&grf->soc_con1,
412 RK3288_RMII_MODE_MASK | RK3288_GMAC_PHY_INTF_SEL_MASK,
413 RK3288_GMAC_PHY_INTF_SEL_RGMII);
415 rk_clrsetreg(&grf->soc_con3,
416 RK3288_RXCLK_DLY_ENA_GMAC_MASK |
417 RK3288_TXCLK_DLY_ENA_GMAC_MASK |
418 RK3288_CLK_RX_DL_CFG_GMAC_MASK |
419 RK3288_CLK_TX_DL_CFG_GMAC_MASK,
420 DELAY_ENABLE(RK3288, pdata->rx_delay, pdata->tx_delay) |
421 pdata->rx_delay << RK3288_CLK_RX_DL_CFG_GMAC_SHIFT |
422 pdata->tx_delay << RK3288_CLK_TX_DL_CFG_GMAC_SHIFT);
425 static void rk3308_gmac_set_to_rmii(struct gmac_rockchip_platdata *pdata)
427 struct rk3308_grf *grf;
429 RK3308_GMAC_PHY_INTF_SEL_SHIFT = 2,
430 RK3308_GMAC_PHY_INTF_SEL_MASK = GENMASK(4, 2),
431 RK3308_GMAC_PHY_INTF_SEL_RMII = BIT(4),
434 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
436 rk_clrsetreg(&grf->mac_con0,
437 RK3308_GMAC_PHY_INTF_SEL_MASK,
438 RK3308_GMAC_PHY_INTF_SEL_RMII);
441 static void rk3328_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
443 struct rk3328_grf_regs *grf;
445 RK3328_RMII_MODE_SHIFT = 9,
446 RK3328_RMII_MODE_MASK = BIT(9),
448 RK3328_GMAC_PHY_INTF_SEL_SHIFT = 4,
449 RK3328_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
450 RK3328_GMAC_PHY_INTF_SEL_RGMII = BIT(4),
452 RK3328_RXCLK_DLY_ENA_GMAC_MASK = BIT(1),
453 RK3328_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
454 RK3328_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(1),
456 RK3328_TXCLK_DLY_ENA_GMAC_MASK = BIT(0),
457 RK3328_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
458 RK3328_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(0),
461 RK3328_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
462 RK3328_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(13, 7),
464 RK3328_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
465 RK3328_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
468 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
469 rk_clrsetreg(&grf->mac_con[1],
470 RK3328_RMII_MODE_MASK |
471 RK3328_GMAC_PHY_INTF_SEL_MASK |
472 RK3328_RXCLK_DLY_ENA_GMAC_MASK |
473 RK3328_TXCLK_DLY_ENA_GMAC_MASK,
474 RK3328_GMAC_PHY_INTF_SEL_RGMII |
475 DELAY_ENABLE(RK3328, pdata->tx_delay, pdata->rx_delay));
477 rk_clrsetreg(&grf->mac_con[0],
478 RK3328_CLK_RX_DL_CFG_GMAC_MASK |
479 RK3328_CLK_TX_DL_CFG_GMAC_MASK,
480 pdata->rx_delay << RK3328_CLK_RX_DL_CFG_GMAC_SHIFT |
481 pdata->tx_delay << RK3328_CLK_TX_DL_CFG_GMAC_SHIFT);
484 static void rk3368_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
486 struct rk3368_grf *grf;
488 RK3368_GMAC_PHY_INTF_SEL_RGMII = 1 << 9,
489 RK3368_GMAC_PHY_INTF_SEL_MASK = GENMASK(11, 9),
490 RK3368_RMII_MODE_MASK = BIT(6),
491 RK3368_RMII_MODE = BIT(6),
494 RK3368_RXCLK_DLY_ENA_GMAC_MASK = BIT(15),
495 RK3368_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
496 RK3368_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(15),
497 RK3368_TXCLK_DLY_ENA_GMAC_MASK = BIT(7),
498 RK3368_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
499 RK3368_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(7),
500 RK3368_CLK_RX_DL_CFG_GMAC_SHIFT = 8,
501 RK3368_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(14, 8),
502 RK3368_CLK_TX_DL_CFG_GMAC_SHIFT = 0,
503 RK3368_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
506 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
507 rk_clrsetreg(&grf->soc_con15,
508 RK3368_RMII_MODE_MASK | RK3368_GMAC_PHY_INTF_SEL_MASK,
509 RK3368_GMAC_PHY_INTF_SEL_RGMII);
511 rk_clrsetreg(&grf->soc_con16,
512 RK3368_RXCLK_DLY_ENA_GMAC_MASK |
513 RK3368_TXCLK_DLY_ENA_GMAC_MASK |
514 RK3368_CLK_RX_DL_CFG_GMAC_MASK |
515 RK3368_CLK_TX_DL_CFG_GMAC_MASK,
516 DELAY_ENABLE(RK3368, pdata->tx_delay, pdata->rx_delay) |
517 pdata->rx_delay << RK3368_CLK_RX_DL_CFG_GMAC_SHIFT |
518 pdata->tx_delay << RK3368_CLK_TX_DL_CFG_GMAC_SHIFT);
521 static void rk3399_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
523 struct rk3399_grf_regs *grf;
525 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
527 rk_clrsetreg(&grf->soc_con5,
528 RK3399_GMAC_PHY_INTF_SEL_MASK,
529 RK3399_GMAC_PHY_INTF_SEL_RGMII);
531 rk_clrsetreg(&grf->soc_con6,
532 RK3399_RXCLK_DLY_ENA_GMAC_MASK |
533 RK3399_TXCLK_DLY_ENA_GMAC_MASK |
534 RK3399_CLK_RX_DL_CFG_GMAC_MASK |
535 RK3399_CLK_TX_DL_CFG_GMAC_MASK,
536 DELAY_ENABLE(RK3399, pdata->tx_delay, pdata->rx_delay) |
537 pdata->rx_delay << RK3399_CLK_RX_DL_CFG_GMAC_SHIFT |
538 pdata->tx_delay << RK3399_CLK_TX_DL_CFG_GMAC_SHIFT);
541 static void rv1108_gmac_set_to_rmii(struct gmac_rockchip_platdata *pdata)
543 struct rv1108_grf *grf;
546 RV1108_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
547 RV1108_GMAC_PHY_INTF_SEL_RMII = 4 << 4,
550 grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
551 rk_clrsetreg(&grf->gmac_con0,
552 RV1108_GMAC_PHY_INTF_SEL_MASK,
553 RV1108_GMAC_PHY_INTF_SEL_RMII);
556 static int gmac_rockchip_probe(struct udevice *dev)
558 struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
559 struct rk_gmac_ops *ops =
560 (struct rk_gmac_ops *)dev_get_driver_data(dev);
561 struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
562 struct eth_pdata *eth_pdata = &dw_pdata->eth_pdata;
567 ret = clk_set_defaults(dev, 0);
569 debug("%s clk_set_defaults failed %d\n", __func__, ret);
571 ret = clk_get_by_index(dev, 0, &clk);
575 switch (eth_pdata->phy_interface) {
576 case PHY_INTERFACE_MODE_RGMII:
577 /* Set to RGMII mode */
578 if (ops->set_to_rgmii)
579 ops->set_to_rgmii(pdata);
584 * If the gmac clock is from internal pll, need to set and
585 * check the return value for gmac clock at RGMII mode. If
586 * the gmac clock is from external source, the clock rate
587 * is not set, because of it is bypassed.
590 if (!pdata->clock_input) {
591 rate = clk_set_rate(&clk, 125000000);
592 if (rate != 125000000)
597 case PHY_INTERFACE_MODE_RGMII_ID:
598 /* Set to RGMII mode */
599 if (ops->set_to_rgmii) {
602 ops->set_to_rgmii(pdata);
606 if (!pdata->clock_input) {
607 rate = clk_set_rate(&clk, 125000000);
608 if (rate != 125000000)
613 case PHY_INTERFACE_MODE_RMII:
614 /* Set to RMII mode */
615 if (ops->set_to_rmii)
616 ops->set_to_rmii(pdata);
620 if (!pdata->clock_input) {
621 rate = clk_set_rate(&clk, 50000000);
622 if (rate != 50000000)
627 case PHY_INTERFACE_MODE_RGMII_RXID:
628 /* Set to RGMII_RXID mode */
629 if (ops->set_to_rgmii) {
631 ops->set_to_rgmii(pdata);
635 if (!pdata->clock_input) {
636 rate = clk_set_rate(&clk, 125000000);
637 if (rate != 125000000)
642 case PHY_INTERFACE_MODE_RGMII_TXID:
643 /* Set to RGMII_TXID mode */
644 if (ops->set_to_rgmii) {
646 ops->set_to_rgmii(pdata);
650 if (!pdata->clock_input) {
651 rate = clk_set_rate(&clk, 125000000);
652 if (rate != 125000000)
658 debug("NO interface defined!\n");
662 return designware_eth_probe(dev);
665 static int gmac_rockchip_eth_start(struct udevice *dev)
667 struct eth_pdata *pdata = dev_get_platdata(dev);
668 struct dw_eth_dev *priv = dev_get_priv(dev);
669 struct rk_gmac_ops *ops =
670 (struct rk_gmac_ops *)dev_get_driver_data(dev);
673 ret = designware_eth_init(priv, pdata->enetaddr);
676 ret = ops->fix_mac_speed(priv);
679 ret = designware_eth_enable(priv);
686 const struct eth_ops gmac_rockchip_eth_ops = {
687 .start = gmac_rockchip_eth_start,
688 .send = designware_eth_send,
689 .recv = designware_eth_recv,
690 .free_pkt = designware_eth_free_pkt,
691 .stop = designware_eth_stop,
692 .write_hwaddr = designware_eth_write_hwaddr,
695 const struct rk_gmac_ops px30_gmac_ops = {
696 .fix_mac_speed = px30_gmac_fix_mac_speed,
697 .set_to_rmii = px30_gmac_set_to_rmii,
700 const struct rk_gmac_ops rk3228_gmac_ops = {
701 .fix_mac_speed = rk3228_gmac_fix_mac_speed,
702 .set_to_rgmii = rk3228_gmac_set_to_rgmii,
705 const struct rk_gmac_ops rk3288_gmac_ops = {
706 .fix_mac_speed = rk3288_gmac_fix_mac_speed,
707 .set_to_rgmii = rk3288_gmac_set_to_rgmii,
710 const struct rk_gmac_ops rk3308_gmac_ops = {
711 .fix_mac_speed = rk3308_gmac_fix_mac_speed,
712 .set_to_rmii = rk3308_gmac_set_to_rmii,
715 const struct rk_gmac_ops rk3328_gmac_ops = {
716 .fix_mac_speed = rk3328_gmac_fix_mac_speed,
717 .set_to_rgmii = rk3328_gmac_set_to_rgmii,
720 const struct rk_gmac_ops rk3368_gmac_ops = {
721 .fix_mac_speed = rk3368_gmac_fix_mac_speed,
722 .set_to_rgmii = rk3368_gmac_set_to_rgmii,
725 const struct rk_gmac_ops rk3399_gmac_ops = {
726 .fix_mac_speed = rk3399_gmac_fix_mac_speed,
727 .set_to_rgmii = rk3399_gmac_set_to_rgmii,
730 const struct rk_gmac_ops rv1108_gmac_ops = {
731 .fix_mac_speed = rv1108_set_rmii_speed,
732 .set_to_rmii = rv1108_gmac_set_to_rmii,
735 static const struct udevice_id rockchip_gmac_ids[] = {
736 { .compatible = "rockchip,px30-gmac",
737 .data = (ulong)&px30_gmac_ops },
738 { .compatible = "rockchip,rk3228-gmac",
739 .data = (ulong)&rk3228_gmac_ops },
740 { .compatible = "rockchip,rk3288-gmac",
741 .data = (ulong)&rk3288_gmac_ops },
742 { .compatible = "rockchip,rk3308-mac",
743 .data = (ulong)&rk3308_gmac_ops },
744 { .compatible = "rockchip,rk3328-gmac",
745 .data = (ulong)&rk3328_gmac_ops },
746 { .compatible = "rockchip,rk3368-gmac",
747 .data = (ulong)&rk3368_gmac_ops },
748 { .compatible = "rockchip,rk3399-gmac",
749 .data = (ulong)&rk3399_gmac_ops },
750 { .compatible = "rockchip,rv1108-gmac",
751 .data = (ulong)&rv1108_gmac_ops },
755 U_BOOT_DRIVER(eth_gmac_rockchip) = {
756 .name = "gmac_rockchip",
758 .of_match = rockchip_gmac_ids,
759 .ofdata_to_platdata = gmac_rockchip_ofdata_to_platdata,
760 .probe = gmac_rockchip_probe,
761 .ops = &gmac_rockchip_eth_ops,
762 .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
763 .platdata_auto_alloc_size = sizeof(struct gmac_rockchip_platdata),
764 .flags = DM_FLAG_ALLOC_PRIV_DMA,