2 * P2041RDB Device Tree Source
4 * Copyright 2011 - 2015 Freescale Semiconductor Inc.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 /include/ "p2041si-pre.dtsi"
38 model = "fsl,P2041RDB";
39 compatible = "fsl,P2041RDB";
42 interrupt-parent = <&mpic>;
45 phy_rgmii_0 = &phy_rgmii_0;
46 phy_rgmii_1 = &phy_rgmii_1;
47 phy_sgmii_2 = &phy_sgmii_2;
48 phy_sgmii_3 = &phy_sgmii_3;
49 phy_sgmii_4 = &phy_sgmii_4;
50 phy_sgmii_1c = &phy_sgmii_1c;
51 phy_sgmii_1d = &phy_sgmii_1d;
52 phy_sgmii_1e = &phy_sgmii_1e;
53 phy_sgmii_1f = &phy_sgmii_1f;
54 phy_xgmii_2 = &phy_xgmii_2;
58 device_type = "memory";
66 bman_fbpr: bman-fbpr {
68 alignment = <0 0x1000000>;
72 alignment = <0 0x400000>;
74 qman_pfdr: qman-pfdr {
76 alignment = <0 0x2000000>;
80 dcsr: dcsr@f00000000 {
81 ranges = <0x00000000 0xf 0x00000000 0x01008000>;
84 bportals: bman-portals@ff4000000 {
85 ranges = <0x0 0xf 0xf4000000 0x200000>;
88 qportals: qman-portals@ff4200000 {
89 ranges = <0x0 0xf 0xf4200000 0x200000>;
93 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
94 reg = <0xf 0xfe000000 0 0x00001000>;
99 compatible = "spansion,s25sl12801", "jedec,spi-nor";
101 spi-max-frequency = <40000000>; /* input clock */
104 reg = <0x00000000 0x00100000>;
109 reg = <0x00100000 0x00500000>;
114 reg = <0x00600000 0x00100000>;
118 label = "file system";
119 reg = <0x00700000 0x00900000>;
126 compatible = "nxp,lm75a";
130 compatible = "atmel,24c256";
134 compatible = "pericom,pt7c4338";
138 compatible = "adi,adt7461";
145 compatible = "atmel,24c256";
156 phy-handle = <&phy_sgmii_2>;
157 phy-connection-type = "sgmii";
161 phy_rgmii_0: ethernet-phy@0 {
165 phy_rgmii_1: ethernet-phy@1 {
169 phy_sgmii_2: ethernet-phy@2 {
173 phy_sgmii_3: ethernet-phy@3 {
177 phy_sgmii_4: ethernet-phy@4 {
181 phy_sgmii_1c: ethernet-phy@1c {
185 phy_sgmii_1d: ethernet-phy@1d {
189 phy_sgmii_1e: ethernet-phy@1e {
193 phy_sgmii_1f: ethernet-phy@1f {
199 phy-handle = <&phy_sgmii_3>;
200 phy-connection-type = "sgmii";
204 phy-handle = <&phy_sgmii_4>;
205 phy-connection-type = "sgmii";
209 phy-handle = <&phy_rgmii_1>;
210 phy-connection-type = "rgmii";
214 phy-handle = <&phy_rgmii_0>;
215 phy-connection-type = "rgmii";
219 phy-handle = <&phy_xgmii_2>;
220 phy-connection-type = "xgmii";
224 phy_xgmii_2: ethernet-phy@0 {
225 compatible = "ethernet-phy-ieee802.3-c45";
232 rio: rapidio@ffe0c0000 {
233 reg = <0xf 0xfe0c0000 0 0x11000>;
236 ranges = <0 0 0xc 0x20000000 0 0x10000000>;
239 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
243 lbc: localbus@ffe124000 {
244 reg = <0xf 0xfe124000 0 0x1000>;
245 ranges = <0 0 0xf 0xe8000000 0x08000000
246 1 0 0xf 0xffa00000 0x00040000>;
249 compatible = "cfi-flash";
250 reg = <0 0 0x08000000>;
256 #address-cells = <1>;
258 compatible = "fsl,elbc-fcm-nand";
259 reg = <0x1 0x0 0x40000>;
262 label = "NAND U-Boot Image";
263 reg = <0x0 0x02000000>;
268 label = "NAND Root File System";
269 reg = <0x02000000 0x10000000>;
273 label = "NAND Compressed RFS Image";
274 reg = <0x12000000 0x08000000>;
278 label = "NAND Linux Kernel Image";
279 reg = <0x1a000000 0x04000000>;
283 label = "NAND DTB Image";
284 reg = <0x1e000000 0x01000000>;
288 label = "NAND Writable User area";
289 reg = <0x1f000000 0x01000000>;
294 pci0: pcie@ffe200000 {
295 reg = <0xf 0xfe200000 0 0x1000>;
296 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
297 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
299 ranges = <0x02000000 0 0xe0000000
300 0x02000000 0 0xe0000000
303 0x01000000 0 0x00000000
304 0x01000000 0 0x00000000
309 pci1: pcie@ffe201000 {
310 reg = <0xf 0xfe201000 0 0x1000>;
311 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
312 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
314 ranges = <0x02000000 0 0xe0000000
315 0x02000000 0 0xe0000000
318 0x01000000 0 0x00000000
319 0x01000000 0 0x00000000
324 pci2: pcie@ffe202000 {
325 reg = <0xf 0xfe202000 0 0x1000>;
326 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
327 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
329 ranges = <0x02000000 0 0xe0000000
330 0x02000000 0 0xe0000000
333 0x01000000 0 0x00000000
334 0x01000000 0 0x00000000
340 /include/ "p2041si-post.dtsi"