1 // SPDX-License-Identifier: GPL-2.0+
2 #include <dt-bindings/clock/aspeed-clock.h>
6 compatible = "aspeed,ast2400";
9 interrupt-parent = <&vic>;
39 compatible = "arm,arm926ej-s";
46 device_type = "memory";
51 compatible = "simple-bus";
57 reg = <0x1e620000 0x94>, <0x20000000 0x10000000>;
60 compatible = "aspeed,ast2400-fmc";
61 clocks = <&syscon ASPEED_CLK_AHB>;
66 compatible = "jedec,spi-nor";
67 spi-rx-bus-width = <2>;
68 spi-max-frequency = <50000000>;
73 compatible = "jedec,spi-nor";
74 spi-rx-bus-width = <2>;
75 spi-max-frequency = <50000000>;
80 compatible = "jedec,spi-nor";
81 spi-rx-bus-width = <2>;
82 spi-max-frequency = <50000000>;
87 compatible = "jedec,spi-nor";
88 spi-rx-bus-width = <2>;
89 spi-max-frequency = <50000000>;
94 compatible = "jedec,spi-nor";
95 spi-rx-bus-width = <2>;
96 spi-max-frequency = <50000000>;
102 reg = <0x1e630000 0x18>, <0x30000000 0x10000000>;
103 #address-cells = <1>;
105 compatible = "aspeed,ast2400-spi";
106 clocks = <&syscon ASPEED_CLK_AHB>;
110 compatible = "jedec,spi-nor";
111 spi-max-frequency = <50000000>;
112 spi-rx-bus-width = <2>;
117 vic: interrupt-controller@1e6c0080 {
118 compatible = "aspeed,ast2400-vic";
119 interrupt-controller;
120 #interrupt-cells = <1>;
121 valid-sources = <0xffffffff 0x0007ffff>;
122 reg = <0x1e6c0080 0x80>;
125 cvic: copro-interrupt-controller@1e6c2000 {
126 compatible = "aspeed,ast2400-cvic", "aspeed-cvic";
127 valid-sources = <0x7fffffff>;
128 reg = <0x1e6c2000 0x80>;
131 mac0: ethernet@1e660000 {
132 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
133 reg = <0x1e660000 0x180>;
135 clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
139 mac1: ethernet@1e680000 {
140 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
141 reg = <0x1e680000 0x180>;
143 clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
147 ehci0: usb@1e6a1000 {
148 compatible = "aspeed,ast2400-ehci", "generic-ehci";
149 reg = <0x1e6a1000 0x100>;
151 clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
152 pinctrl-names = "default";
153 pinctrl-0 = <&pinctrl_usb2h_default>;
158 compatible = "aspeed,ast2400-uhci", "generic-uhci";
159 reg = <0x1e6b0000 0x100>;
162 clocks = <&syscon ASPEED_CLK_GATE_USBUHCICLK>;
165 * No default pinmux, it will follow EHCI, use an explicit pinmux
166 * override if you don't enable EHCI
170 vhub: usb-vhub@1e6a0000 {
171 compatible = "aspeed,ast2400-usb-vhub";
172 reg = <0x1e6a0000 0x300>;
174 clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
175 aspeed,vhub-downstream-ports = <5>;
176 aspeed,vhub-generic-endpoints = <15>;
177 pinctrl-names = "default";
178 pinctrl-0 = <&pinctrl_usb2d_default>;
183 compatible = "simple-bus";
184 #address-cells = <1>;
188 syscon: syscon@1e6e2000 {
189 compatible = "aspeed,ast2400-scu", "syscon", "simple-mfd";
190 reg = <0x1e6e2000 0x1a8>;
191 #address-cells = <1>;
193 ranges = <0 0x1e6e2000 0x1000>;
197 p2a: p2a-control@2c {
199 compatible = "aspeed,ast2400-p2a-ctrl";
204 compatible = "aspeed,ast2400-silicon-id", "aspeed,silicon-id";
208 pinctrl: pinctrl@80 {
209 reg = <0x80 0x18>, <0xa0 0x10>;
210 compatible = "aspeed,ast2400-pinctrl";
214 rng: hwrng@1e6e2078 {
215 compatible = "timeriomem_rng";
216 reg = <0x1e6e2078 0x4>;
222 compatible = "aspeed,ast2400-adc";
223 reg = <0x1e6e9000 0xb0>;
224 clocks = <&syscon ASPEED_CLK_APB>;
225 resets = <&syscon ASPEED_RESET_ADC>;
226 #io-channel-cells = <1>;
230 sram: sram@1e720000 {
231 compatible = "mmio-sram";
232 reg = <0x1e720000 0x8000>; // 32K
235 video: video@1e700000 {
236 compatible = "aspeed,ast2400-video-engine";
237 reg = <0x1e700000 0x1000>;
238 clocks = <&syscon ASPEED_CLK_GATE_VCLK>,
239 <&syscon ASPEED_CLK_GATE_ECLK>;
240 clock-names = "vclk", "eclk";
245 sdmmc: sd-controller@1e740000 {
246 compatible = "aspeed,ast2400-sd-controller";
247 reg = <0x1e740000 0x100>;
248 #address-cells = <1>;
250 ranges = <0 0x1e740000 0x10000>;
251 clocks = <&syscon ASPEED_CLK_GATE_SDCLK>;
255 compatible = "aspeed,ast2400-sdhci";
259 clocks = <&syscon ASPEED_CLK_SDIO>;
264 compatible = "aspeed,ast2400-sdhci";
268 clocks = <&syscon ASPEED_CLK_SDIO>;
273 gpio: gpio@1e780000 {
276 compatible = "aspeed,ast2400-gpio";
277 reg = <0x1e780000 0x1000>;
279 gpio-ranges = <&pinctrl 0 0 220>;
280 clocks = <&syscon ASPEED_CLK_APB>;
281 interrupt-controller;
282 #interrupt-cells = <2>;
285 timer: timer@1e782000 {
286 /* This timer is a Faraday FTTMR010 derivative */
287 compatible = "aspeed,ast2400-timer";
288 reg = <0x1e782000 0x90>;
289 interrupts = <16 17 18 35 36 37 38 39>;
290 clocks = <&syscon ASPEED_CLK_APB>;
291 clock-names = "PCLK";
295 compatible = "aspeed,ast2400-rtc";
296 reg = <0x1e781000 0x18>;
300 uart1: serial@1e783000 {
301 compatible = "ns16550a";
302 reg = <0x1e783000 0x20>;
305 clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
306 resets = <&lpc_reset 4>;
311 uart5: serial@1e784000 {
312 compatible = "ns16550a";
313 reg = <0x1e784000 0x20>;
316 clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
321 wdt1: watchdog@1e785000 {
322 compatible = "aspeed,ast2400-wdt";
323 reg = <0x1e785000 0x1c>;
324 clocks = <&syscon ASPEED_CLK_APB>;
327 wdt2: watchdog@1e785020 {
328 compatible = "aspeed,ast2400-wdt";
329 reg = <0x1e785020 0x1c>;
330 clocks = <&syscon ASPEED_CLK_APB>;
333 pwm_tacho: pwm-tacho-controller@1e786000 {
334 compatible = "aspeed,ast2400-pwm-tacho";
335 #address-cells = <1>;
337 reg = <0x1e786000 0x1000>;
338 clocks = <&syscon ASPEED_CLK_24M>;
339 resets = <&syscon ASPEED_RESET_PWM>;
343 vuart: serial@1e787000 {
344 compatible = "aspeed,ast2400-vuart";
345 reg = <0x1e787000 0x40>;
348 clocks = <&syscon ASPEED_CLK_APB>;
354 compatible = "aspeed,ast2400-lpc-v2", "simple-mfd", "syscon";
355 reg = <0x1e789000 0x1000>;
358 #address-cells = <1>;
360 ranges = <0x0 0x1e789000 0x1000>;
362 lpc_ctrl: lpc-ctrl@80 {
363 compatible = "aspeed,ast2400-lpc-ctrl";
365 clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
369 lpc_snoop: lpc-snoop@90 {
370 compatible = "aspeed,ast2400-lpc-snoop";
373 clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
378 compatible = "aspeed,ast2400-lhc";
379 reg = <0xa0 0x24 0xc8 0x8>;
382 lpc_reset: reset-controller@98 {
383 compatible = "aspeed,ast2400-lpc-reset";
389 compatible = "aspeed,ast2400-ibt-bmc";
392 clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
396 uart_routing: uart-routing@9c {
397 compatible = "aspeed,ast2400-uart-routing";
403 peci0: peci-controller@1e78b000 {
404 compatible = "aspeed,ast2400-peci";
405 reg = <0x1e78b000 0x60>;
407 clocks = <&syscon ASPEED_CLK_GATE_REFCLK>;
408 resets = <&syscon ASPEED_RESET_PECI>;
409 cmd-timeout-ms = <1000>;
410 clock-frequency = <1000000>;
414 uart2: serial@1e78d000 {
415 compatible = "ns16550a";
416 reg = <0x1e78d000 0x20>;
419 clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
420 resets = <&lpc_reset 5>;
425 uart3: serial@1e78e000 {
426 compatible = "ns16550a";
427 reg = <0x1e78e000 0x20>;
430 clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
431 resets = <&lpc_reset 6>;
436 uart4: serial@1e78f000 {
437 compatible = "ns16550a";
438 reg = <0x1e78f000 0x20>;
441 clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
442 resets = <&lpc_reset 7>;
448 compatible = "simple-bus";
449 #address-cells = <1>;
451 ranges = <0 0x1e78a000 0x1000>;
458 i2c_ic: interrupt-controller@0 {
459 #interrupt-cells = <1>;
460 compatible = "aspeed,ast2400-i2c-ic";
463 interrupt-controller;
467 #address-cells = <1>;
469 #interrupt-cells = <1>;
472 compatible = "aspeed,ast2400-i2c-bus";
473 clocks = <&syscon ASPEED_CLK_APB>;
474 resets = <&syscon ASPEED_RESET_I2C>;
475 bus-frequency = <100000>;
477 interrupt-parent = <&i2c_ic>;
479 /* Does not need pinctrl properties */
483 #address-cells = <1>;
485 #interrupt-cells = <1>;
488 compatible = "aspeed,ast2400-i2c-bus";
489 clocks = <&syscon ASPEED_CLK_APB>;
490 resets = <&syscon ASPEED_RESET_I2C>;
491 bus-frequency = <100000>;
493 interrupt-parent = <&i2c_ic>;
495 /* Does not need pinctrl properties */
499 #address-cells = <1>;
501 #interrupt-cells = <1>;
504 compatible = "aspeed,ast2400-i2c-bus";
505 clocks = <&syscon ASPEED_CLK_APB>;
506 resets = <&syscon ASPEED_RESET_I2C>;
507 bus-frequency = <100000>;
509 interrupt-parent = <&i2c_ic>;
510 pinctrl-names = "default";
511 pinctrl-0 = <&pinctrl_i2c3_default>;
516 #address-cells = <1>;
518 #interrupt-cells = <1>;
521 compatible = "aspeed,ast2400-i2c-bus";
522 clocks = <&syscon ASPEED_CLK_APB>;
523 resets = <&syscon ASPEED_RESET_I2C>;
524 bus-frequency = <100000>;
526 interrupt-parent = <&i2c_ic>;
527 pinctrl-names = "default";
528 pinctrl-0 = <&pinctrl_i2c4_default>;
533 #address-cells = <1>;
535 #interrupt-cells = <1>;
538 compatible = "aspeed,ast2400-i2c-bus";
539 clocks = <&syscon ASPEED_CLK_APB>;
540 resets = <&syscon ASPEED_RESET_I2C>;
541 bus-frequency = <100000>;
543 interrupt-parent = <&i2c_ic>;
544 pinctrl-names = "default";
545 pinctrl-0 = <&pinctrl_i2c5_default>;
550 #address-cells = <1>;
552 #interrupt-cells = <1>;
555 compatible = "aspeed,ast2400-i2c-bus";
556 clocks = <&syscon ASPEED_CLK_APB>;
557 resets = <&syscon ASPEED_RESET_I2C>;
558 bus-frequency = <100000>;
560 interrupt-parent = <&i2c_ic>;
561 pinctrl-names = "default";
562 pinctrl-0 = <&pinctrl_i2c6_default>;
567 #address-cells = <1>;
569 #interrupt-cells = <1>;
572 compatible = "aspeed,ast2400-i2c-bus";
573 clocks = <&syscon ASPEED_CLK_APB>;
574 resets = <&syscon ASPEED_RESET_I2C>;
575 bus-frequency = <100000>;
577 interrupt-parent = <&i2c_ic>;
578 pinctrl-names = "default";
579 pinctrl-0 = <&pinctrl_i2c7_default>;
584 #address-cells = <1>;
586 #interrupt-cells = <1>;
589 compatible = "aspeed,ast2400-i2c-bus";
590 clocks = <&syscon ASPEED_CLK_APB>;
591 resets = <&syscon ASPEED_RESET_I2C>;
592 bus-frequency = <100000>;
594 interrupt-parent = <&i2c_ic>;
595 pinctrl-names = "default";
596 pinctrl-0 = <&pinctrl_i2c8_default>;
601 #address-cells = <1>;
603 #interrupt-cells = <1>;
606 compatible = "aspeed,ast2400-i2c-bus";
607 clocks = <&syscon ASPEED_CLK_APB>;
608 resets = <&syscon ASPEED_RESET_I2C>;
609 bus-frequency = <100000>;
611 interrupt-parent = <&i2c_ic>;
612 pinctrl-names = "default";
613 pinctrl-0 = <&pinctrl_i2c9_default>;
618 #address-cells = <1>;
620 #interrupt-cells = <1>;
623 compatible = "aspeed,ast2400-i2c-bus";
624 clocks = <&syscon ASPEED_CLK_APB>;
625 resets = <&syscon ASPEED_RESET_I2C>;
626 bus-frequency = <100000>;
628 interrupt-parent = <&i2c_ic>;
629 pinctrl-names = "default";
630 pinctrl-0 = <&pinctrl_i2c10_default>;
635 #address-cells = <1>;
637 #interrupt-cells = <1>;
640 compatible = "aspeed,ast2400-i2c-bus";
641 clocks = <&syscon ASPEED_CLK_APB>;
642 resets = <&syscon ASPEED_RESET_I2C>;
643 bus-frequency = <100000>;
645 interrupt-parent = <&i2c_ic>;
646 pinctrl-names = "default";
647 pinctrl-0 = <&pinctrl_i2c11_default>;
652 #address-cells = <1>;
654 #interrupt-cells = <1>;
657 compatible = "aspeed,ast2400-i2c-bus";
658 clocks = <&syscon ASPEED_CLK_APB>;
659 resets = <&syscon ASPEED_RESET_I2C>;
660 bus-frequency = <100000>;
662 interrupt-parent = <&i2c_ic>;
663 pinctrl-names = "default";
664 pinctrl-0 = <&pinctrl_i2c12_default>;
669 #address-cells = <1>;
671 #interrupt-cells = <1>;
674 compatible = "aspeed,ast2400-i2c-bus";
675 clocks = <&syscon ASPEED_CLK_APB>;
676 resets = <&syscon ASPEED_RESET_I2C>;
677 bus-frequency = <100000>;
679 interrupt-parent = <&i2c_ic>;
680 pinctrl-names = "default";
681 pinctrl-0 = <&pinctrl_i2c13_default>;
686 #address-cells = <1>;
688 #interrupt-cells = <1>;
691 compatible = "aspeed,ast2400-i2c-bus";
692 clocks = <&syscon ASPEED_CLK_APB>;
693 resets = <&syscon ASPEED_RESET_I2C>;
694 bus-frequency = <100000>;
696 interrupt-parent = <&i2c_ic>;
697 pinctrl-names = "default";
698 pinctrl-0 = <&pinctrl_i2c14_default>;
704 pinctrl_acpi_default: acpi_default {
709 pinctrl_adc0_default: adc0_default {
714 pinctrl_adc1_default: adc1_default {
719 pinctrl_adc10_default: adc10_default {
724 pinctrl_adc11_default: adc11_default {
729 pinctrl_adc12_default: adc12_default {
734 pinctrl_adc13_default: adc13_default {
739 pinctrl_adc14_default: adc14_default {
744 pinctrl_adc15_default: adc15_default {
749 pinctrl_adc2_default: adc2_default {
754 pinctrl_adc3_default: adc3_default {
759 pinctrl_adc4_default: adc4_default {
764 pinctrl_adc5_default: adc5_default {
769 pinctrl_adc6_default: adc6_default {
774 pinctrl_adc7_default: adc7_default {
779 pinctrl_adc8_default: adc8_default {
784 pinctrl_adc9_default: adc9_default {
789 pinctrl_bmcint_default: bmcint_default {
794 pinctrl_ddcclk_default: ddcclk_default {
799 pinctrl_ddcdat_default: ddcdat_default {
804 pinctrl_extrst_default: extrst_default {
809 pinctrl_flack_default: flack_default {
814 pinctrl_flbusy_default: flbusy_default {
819 pinctrl_flwp_default: flwp_default {
824 pinctrl_gpid_default: gpid_default {
829 pinctrl_gpid0_default: gpid0_default {
834 pinctrl_gpid2_default: gpid2_default {
839 pinctrl_gpid4_default: gpid4_default {
844 pinctrl_gpid6_default: gpid6_default {
849 pinctrl_gpie0_default: gpie0_default {
854 pinctrl_gpie2_default: gpie2_default {
859 pinctrl_gpie4_default: gpie4_default {
864 pinctrl_gpie6_default: gpie6_default {
869 pinctrl_i2c10_default: i2c10_default {
874 pinctrl_i2c11_default: i2c11_default {
879 pinctrl_i2c12_default: i2c12_default {
884 pinctrl_i2c13_default: i2c13_default {
889 pinctrl_i2c14_default: i2c14_default {
894 pinctrl_i2c3_default: i2c3_default {
899 pinctrl_i2c4_default: i2c4_default {
904 pinctrl_i2c5_default: i2c5_default {
909 pinctrl_i2c6_default: i2c6_default {
914 pinctrl_i2c7_default: i2c7_default {
919 pinctrl_i2c8_default: i2c8_default {
924 pinctrl_i2c9_default: i2c9_default {
929 pinctrl_lpcpd_default: lpcpd_default {
934 pinctrl_lpcpme_default: lpcpme_default {
939 pinctrl_lpcrst_default: lpcrst_default {
944 pinctrl_lpcsmi_default: lpcsmi_default {
949 pinctrl_mac1link_default: mac1link_default {
950 function = "MAC1LINK";
954 pinctrl_mac2link_default: mac2link_default {
955 function = "MAC2LINK";
959 pinctrl_mdio1_default: mdio1_default {
964 pinctrl_mdio2_default: mdio2_default {
969 pinctrl_ncts1_default: ncts1_default {
974 pinctrl_ncts2_default: ncts2_default {
979 pinctrl_ncts3_default: ncts3_default {
984 pinctrl_ncts4_default: ncts4_default {
989 pinctrl_ndcd1_default: ndcd1_default {
994 pinctrl_ndcd2_default: ndcd2_default {
999 pinctrl_ndcd3_default: ndcd3_default {
1004 pinctrl_ndcd4_default: ndcd4_default {
1009 pinctrl_ndsr1_default: ndsr1_default {
1014 pinctrl_ndsr2_default: ndsr2_default {
1019 pinctrl_ndsr3_default: ndsr3_default {
1024 pinctrl_ndsr4_default: ndsr4_default {
1029 pinctrl_ndtr1_default: ndtr1_default {
1034 pinctrl_ndtr2_default: ndtr2_default {
1039 pinctrl_ndtr3_default: ndtr3_default {
1044 pinctrl_ndtr4_default: ndtr4_default {
1049 pinctrl_ndts4_default: ndts4_default {
1054 pinctrl_nri1_default: nri1_default {
1059 pinctrl_nri2_default: nri2_default {
1064 pinctrl_nri3_default: nri3_default {
1069 pinctrl_nri4_default: nri4_default {
1074 pinctrl_nrts1_default: nrts1_default {
1079 pinctrl_nrts2_default: nrts2_default {
1084 pinctrl_nrts3_default: nrts3_default {
1089 pinctrl_oscclk_default: oscclk_default {
1090 function = "OSCCLK";
1094 pinctrl_pwm0_default: pwm0_default {
1099 pinctrl_pwm1_default: pwm1_default {
1104 pinctrl_pwm2_default: pwm2_default {
1109 pinctrl_pwm3_default: pwm3_default {
1114 pinctrl_pwm4_default: pwm4_default {
1119 pinctrl_pwm5_default: pwm5_default {
1124 pinctrl_pwm6_default: pwm6_default {
1129 pinctrl_pwm7_default: pwm7_default {
1134 pinctrl_rgmii1_default: rgmii1_default {
1135 function = "RGMII1";
1139 pinctrl_rgmii2_default: rgmii2_default {
1140 function = "RGMII2";
1144 pinctrl_rmii1_default: rmii1_default {
1149 pinctrl_rmii2_default: rmii2_default {
1154 pinctrl_rom16_default: rom16_default {
1159 pinctrl_rom8_default: rom8_default {
1164 pinctrl_romcs1_default: romcs1_default {
1165 function = "ROMCS1";
1169 pinctrl_romcs2_default: romcs2_default {
1170 function = "ROMCS2";
1174 pinctrl_romcs3_default: romcs3_default {
1175 function = "ROMCS3";
1179 pinctrl_romcs4_default: romcs4_default {
1180 function = "ROMCS4";
1184 pinctrl_rxd1_default: rxd1_default {
1189 pinctrl_rxd2_default: rxd2_default {
1194 pinctrl_rxd3_default: rxd3_default {
1199 pinctrl_rxd4_default: rxd4_default {
1204 pinctrl_salt1_default: salt1_default {
1209 pinctrl_salt2_default: salt2_default {
1214 pinctrl_salt3_default: salt3_default {
1219 pinctrl_salt4_default: salt4_default {
1224 pinctrl_sd1_default: sd1_default {
1229 pinctrl_sd2_default: sd2_default {
1234 pinctrl_sgpmck_default: sgpmck_default {
1235 function = "SGPMCK";
1239 pinctrl_sgpmi_default: sgpmi_default {
1244 pinctrl_sgpmld_default: sgpmld_default {
1245 function = "SGPMLD";
1249 pinctrl_sgpmo_default: sgpmo_default {
1254 pinctrl_sgpsck_default: sgpsck_default {
1255 function = "SGPSCK";
1259 pinctrl_sgpsi0_default: sgpsi0_default {
1260 function = "SGPSI0";
1264 pinctrl_sgpsi1_default: sgpsi1_default {
1265 function = "SGPSI1";
1269 pinctrl_sgpsld_default: sgpsld_default {
1270 function = "SGPSLD";
1274 pinctrl_sioonctrl_default: sioonctrl_default {
1275 function = "SIOONCTRL";
1276 groups = "SIOONCTRL";
1279 pinctrl_siopbi_default: siopbi_default {
1280 function = "SIOPBI";
1284 pinctrl_siopbo_default: siopbo_default {
1285 function = "SIOPBO";
1289 pinctrl_siopwreq_default: siopwreq_default {
1290 function = "SIOPWREQ";
1291 groups = "SIOPWREQ";
1294 pinctrl_siopwrgd_default: siopwrgd_default {
1295 function = "SIOPWRGD";
1296 groups = "SIOPWRGD";
1299 pinctrl_sios3_default: sios3_default {
1304 pinctrl_sios5_default: sios5_default {
1309 pinctrl_siosci_default: siosci_default {
1310 function = "SIOSCI";
1314 pinctrl_spi1_default: spi1_default {
1319 pinctrl_spi1debug_default: spi1debug_default {
1320 function = "SPI1DEBUG";
1321 groups = "SPI1DEBUG";
1324 pinctrl_spi1passthru_default: spi1passthru_default {
1325 function = "SPI1PASSTHRU";
1326 groups = "SPI1PASSTHRU";
1329 pinctrl_spics1_default: spics1_default {
1330 function = "SPICS1";
1334 pinctrl_timer3_default: timer3_default {
1335 function = "TIMER3";
1339 pinctrl_timer4_default: timer4_default {
1340 function = "TIMER4";
1344 pinctrl_timer5_default: timer5_default {
1345 function = "TIMER5";
1349 pinctrl_timer6_default: timer6_default {
1350 function = "TIMER6";
1354 pinctrl_timer7_default: timer7_default {
1355 function = "TIMER7";
1359 pinctrl_timer8_default: timer8_default {
1360 function = "TIMER8";
1364 pinctrl_txd1_default: txd1_default {
1369 pinctrl_txd2_default: txd2_default {
1374 pinctrl_txd3_default: txd3_default {
1379 pinctrl_txd4_default: txd4_default {
1384 pinctrl_uart6_default: uart6_default {
1389 pinctrl_usbcki_default: usbcki_default {
1390 function = "USBCKI";
1394 pinctrl_usb2h_default: usb2h_default {
1395 function = "USB2H1";
1399 pinctrl_usb2d_default: usb2d_default {
1400 function = "USB2D1";
1404 pinctrl_vgabios_rom_default: vgabios_rom_default {
1405 function = "VGABIOS_ROM";
1406 groups = "VGABIOS_ROM";
1409 pinctrl_vgahs_default: vgahs_default {
1414 pinctrl_vgavs_default: vgavs_default {
1419 pinctrl_vpi18_default: vpi18_default {
1424 pinctrl_vpi24_default: vpi24_default {
1429 pinctrl_vpi30_default: vpi30_default {
1434 pinctrl_vpo12_default: vpo12_default {
1439 pinctrl_vpo24_default: vpo24_default {
1444 pinctrl_wdtrst1_default: wdtrst1_default {
1445 function = "WDTRST1";
1449 pinctrl_wdtrst2_default: wdtrst2_default {
1450 function = "WDTRST2";