2 * Copyright 2006 Freescale Semiconductor, Inc.
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 #ifdef CONFIG_HARD_I2C
24 #include <i2c.h> /* Functional interface */
27 #include <asm/fsl_i2c.h> /* HW definitions */
29 #define I2C_TIMEOUT (CFG_HZ / 4)
31 #define I2C_READ_BIT 1
32 #define I2C_WRITE_BIT 0
34 DECLARE_GLOBAL_DATA_PTR;
36 /* Initialize the bus pointer to whatever one the SPD EEPROM is on.
37 * Default is bus 0. This is necessary because the DDR initialization
38 * runs from ROM, and we can't switch buses because we can't modify
39 * the global variables.
41 #ifdef CFG_SPD_BUS_NUM
42 static unsigned int i2c_bus_num __attribute__ ((section ("data"))) = CFG_SPD_BUS_NUM;
44 static unsigned int i2c_bus_num __attribute__ ((section ("data"))) = 0;
47 static unsigned int i2c_bus_speed[2] = {CFG_I2C_SPEED, CFG_I2C_SPEED};
49 static const struct fsl_i2c *i2c_dev[2] = {
50 (struct fsl_i2c *) (CFG_IMMR + CFG_I2C_OFFSET),
51 #ifdef CFG_I2C2_OFFSET
52 (struct fsl_i2c *) (CFG_IMMR + CFG_I2C2_OFFSET)
56 /* I2C speed map for a DFSR value of 1 */
59 * Map I2C frequency dividers to FDR and DFSR values
61 * This structure is used to define the elements of a table that maps I2C
62 * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
63 * programmed into the Frequency Divider Ratio (FDR) and Digital Filter
64 * Sampling Rate (DFSR) registers.
66 * The actual table should be defined in the board file, and it must be called
67 * fsl_i2c_speed_map[].
69 * The last entry of the table must have a value of {-1, X}, where X is same
70 * FDR/DFSR values as the second-to-last entry. This guarantees that any
71 * search through the array will always find a match.
73 * The values of the divider must be in increasing numerical order, i.e.
74 * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
76 * For this table, the values are based on a value of 1 for the DFSR
77 * register. See the application note AN2919 "Determining the I2C Frequency
78 * Divider Ratio for SCL"
81 unsigned short divider;
84 } fsl_i2c_speed_map[] = {
85 {160, 1, 32}, {192, 1, 33}, {224, 1, 34}, {256, 1, 35},
86 {288, 1, 0}, {320, 1, 1}, {352, 6, 1}, {384, 1, 2}, {416, 6, 2},
87 {448, 1, 38}, {480, 1, 3}, {512, 1, 39}, {544, 11, 3}, {576, 1, 4},
88 {608, 22, 3}, {640, 1, 5}, {672, 32, 3}, {704, 11, 5}, {736, 43, 3},
89 {768, 1, 6}, {800, 54, 3}, {832, 11, 6}, {896, 1, 42}, {960, 1, 7},
90 {1024, 1, 43}, {1088, 22, 7}, {1152, 1, 8}, {1216, 43, 7}, {1280, 1, 9},
91 {1408, 22, 9}, {1536, 1, 10}, {1664, 22, 10}, {1792, 1, 46},
92 {1920, 1, 11}, {2048, 1, 47}, {2176, 43, 11}, {2304, 1, 12},
93 {2560, 1, 13}, {2816, 43, 13}, {3072, 1, 14}, {3328, 43, 14},
94 {3584, 1, 50}, {3840, 1, 15}, {4096, 1, 51}, {4608, 1, 16},
95 {5120, 1, 17}, {6144, 1, 18}, {7168, 1, 54}, {7680, 1, 19},
96 {8192, 1, 55}, {9216, 1, 20}, {10240, 1, 21}, {12288, 1, 22},
97 {14336, 1, 58}, {15360, 1, 23}, {16384, 1, 59}, {18432, 1, 24},
98 {20480, 1, 25}, {24576, 1, 26}, {28672, 1, 62}, {30720, 1, 27},
99 {32768, 1, 63}, {36864, 1, 28}, {40960, 1, 29}, {49152, 1, 30},
100 {61440, 1, 31}, {-1, 1, 31}
104 * Set the I2C bus speed for a given I2C device
106 * @param dev: the I2C device
107 * @i2c_clk: I2C bus clock frequency
108 * @speed: the desired speed of the bus
110 * The I2C device must be stopped before calling this function.
112 * The return value is the actual bus speed that is set.
114 static unsigned int set_i2c_bus_speed(const struct fsl_i2c *dev,
115 unsigned int i2c_clk, unsigned int speed)
117 unsigned short divider = min(i2c_clk / speed, (unsigned short) -1);
121 * We want to choose an FDR/DFSR that generates an I2C bus speed that
122 * is equal to or lower than the requested speed. That means that we
123 * want the first divider that is equal to or greater than the
124 * calculated divider.
127 for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
128 if (fsl_i2c_speed_map[i].divider >= divider) {
130 dfsr = fsl_i2c_speed_map[i].dfsr;
131 fdr = fsl_i2c_speed_map[i].fdr;
132 speed = i2c_clk / fsl_i2c_speed_map[i].divider;
133 writeb(fdr, &dev->fdr); /* set bus speed */
134 writeb(dfsr, &dev->dfsrr); /* set default filter */
142 i2c_init(int speed, int slaveadd)
147 dev = (struct fsl_i2c *) (CFG_IMMR + CFG_I2C_OFFSET);
149 writeb(0, &dev->cr); /* stop I2C controller */
150 udelay(5); /* let it shutdown in peace */
151 temp = set_i2c_bus_speed(dev, gd->i2c1_clk, speed);
152 if (gd->flags & GD_FLG_RELOC)
153 i2c_bus_speed[0] = temp;
154 writeb(slaveadd << 1, &dev->adr); /* write slave address */
155 writeb(0x0, &dev->sr); /* clear status register */
156 writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
158 #ifdef CFG_I2C2_OFFSET
159 dev = (struct fsl_i2c *) (CFG_IMMR + CFG_I2C2_OFFSET);
161 writeb(0, &dev->cr); /* stop I2C controller */
162 udelay(5); /* let it shutdown in peace */
163 temp = set_i2c_bus_speed(dev, gd->i2c2_clk, speed);
164 if (gd->flags & GD_FLG_RELOC)
165 i2c_bus_speed[1] = temp;
166 writeb(slaveadd << 1, &dev->adr); /* write slave address */
167 writeb(0x0, &dev->sr); /* clear status register */
168 writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
172 static __inline__ int
175 unsigned long long timeval = get_ticks();
177 while (readb(&i2c_dev[i2c_bus_num]->sr) & I2C_SR_MBB) {
178 if ((get_ticks() - timeval) > usec2ticks(I2C_TIMEOUT))
185 static __inline__ int
189 unsigned long long timeval = get_ticks();
192 csr = readb(&i2c_dev[i2c_bus_num]->sr);
193 if (!(csr & I2C_SR_MIF))
196 writeb(0x0, &i2c_dev[i2c_bus_num]->sr);
198 if (csr & I2C_SR_MAL) {
199 debug("i2c_wait: MAL\n");
203 if (!(csr & I2C_SR_MCF)) {
204 debug("i2c_wait: unfinished\n");
208 if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
209 debug("i2c_wait: No RXACK\n");
214 } while ((get_ticks() - timeval) < usec2ticks(I2C_TIMEOUT));
216 debug("i2c_wait: timed out\n");
220 static __inline__ int
221 i2c_write_addr (u8 dev, u8 dir, int rsta)
223 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
224 | (rsta ? I2C_CR_RSTA : 0),
225 &i2c_dev[i2c_bus_num]->cr);
227 writeb((dev << 1) | dir, &i2c_dev[i2c_bus_num]->dr);
229 if (i2c_wait(I2C_WRITE_BIT) < 0)
235 static __inline__ int
236 __i2c_write(u8 *data, int length)
240 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
241 &i2c_dev[i2c_bus_num]->cr);
243 for (i = 0; i < length; i++) {
244 writeb(data[i], &i2c_dev[i2c_bus_num]->dr);
246 if (i2c_wait(I2C_WRITE_BIT) < 0)
253 static __inline__ int
254 __i2c_read(u8 *data, int length)
258 writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
259 &i2c_dev[i2c_bus_num]->cr);
262 readb(&i2c_dev[i2c_bus_num]->dr);
264 for (i = 0; i < length; i++) {
265 if (i2c_wait(I2C_READ_BIT) < 0)
268 /* Generate ack on last next to last byte */
270 writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
271 &i2c_dev[i2c_bus_num]->cr);
273 /* Generate stop on last byte */
275 writeb(I2C_CR_MEN | I2C_CR_TXAK, &i2c_dev[i2c_bus_num]->cr);
277 data[i] = readb(&i2c_dev[i2c_bus_num]->dr);
284 i2c_read(u8 dev, uint addr, int alen, u8 *data, int length)
286 int i = -1; /* signal error */
289 if (i2c_wait4bus() >= 0
290 && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
291 && __i2c_write(&a[4 - alen], alen) == alen)
292 i = 0; /* No error so far */
295 && i2c_write_addr(dev, I2C_READ_BIT, 1) != 0)
296 i = __i2c_read(data, length);
298 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
307 i2c_write(u8 dev, uint addr, int alen, u8 *data, int length)
309 int i = -1; /* signal error */
312 if (i2c_wait4bus() >= 0
313 && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
314 && __i2c_write(&a[4 - alen], alen) == alen) {
315 i = __i2c_write(data, length);
318 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
327 i2c_probe(uchar chip)
329 /* For unknow reason the controller will ACK when
330 * probing for a slave with the same address, so skip
333 if (chip == (readb(&i2c_dev[i2c_bus_num]->adr) >> 1))
336 return i2c_read(chip, 0, 0, NULL, 0);
340 i2c_reg_read(uchar i2c_addr, uchar reg)
344 i2c_read(i2c_addr, reg, 1, buf, 1);
350 i2c_reg_write(uchar i2c_addr, uchar reg, uchar val)
352 i2c_write(i2c_addr, reg, 1, &val, 1);
355 int i2c_set_bus_num(unsigned int bus)
357 #ifdef CFG_I2C2_OFFSET
370 int i2c_set_bus_speed(unsigned int speed)
372 unsigned int i2c_clk = (i2c_bus_num == 1) ? gd->i2c2_clk : gd->i2c1_clk;
374 writeb(0, &i2c_dev[i2c_bus_num]->cr); /* stop controller */
375 i2c_bus_speed[i2c_bus_num] =
376 set_i2c_bus_speed(i2c_dev[i2c_bus_num], i2c_clk, speed);
377 writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); /* start controller */
382 unsigned int i2c_get_bus_num(void)
387 unsigned int i2c_get_bus_speed(void)
389 return i2c_bus_speed[i2c_bus_num];
392 #endif /* CONFIG_HARD_I2C */