4 * Board functions for TI AM335X based boards
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
8 * SPDX-License-Identifier: GPL-2.0+
14 #include <asm/arch/cpu.h>
15 #include <asm/arch/hardware.h>
16 #include <asm/arch/omap.h>
17 #include <asm/arch/ddr_defs.h>
18 #include <asm/arch/clock.h>
19 #include <asm/arch/gpio.h>
20 #include <asm/arch/mmc_host_def.h>
21 #include <asm/arch/sys_proto.h>
22 #include <asm/arch/mem.h>
29 #include <power/tps65217.h>
30 #include <power/tps65910.h>
31 #include <environment.h>
33 #include <environment.h>
36 DECLARE_GLOBAL_DATA_PTR;
38 /* GPIO that controls power to DDR on EVM-SK */
39 #define GPIO_DDR_VTT_EN 7
41 static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
44 * Read header information from EEPROM into global structure.
46 static int read_eeprom(struct am335x_baseboard_id *header)
48 /* Check if baseboard eeprom is available */
49 if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
50 puts("Could not probe the EEPROM; something fundamentally "
51 "wrong on the I2C bus.\n");
55 /* read the eeprom using i2c */
56 if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)header,
57 sizeof(struct am335x_baseboard_id))) {
58 puts("Could not read the EEPROM; something fundamentally"
59 " wrong on the I2C bus.\n");
63 if (header->magic != 0xEE3355AA) {
65 * read the eeprom using i2c again,
66 * but use only a 1 byte address
68 if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1, (uchar *)header,
69 sizeof(struct am335x_baseboard_id))) {
70 puts("Could not read the EEPROM; something "
71 "fundamentally wrong on the I2C bus.\n");
75 if (header->magic != 0xEE3355AA) {
76 printf("Incorrect magic number (0x%x) in EEPROM\n",
85 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
86 static const struct ddr_data ddr2_data = {
87 .datardsratio0 = MT47H128M16RT25E_RD_DQS,
88 .datafwsratio0 = MT47H128M16RT25E_PHY_FIFO_WE,
89 .datawrsratio0 = MT47H128M16RT25E_PHY_WR_DATA,
92 static const struct cmd_control ddr2_cmd_ctrl_data = {
93 .cmd0csratio = MT47H128M16RT25E_RATIO,
95 .cmd1csratio = MT47H128M16RT25E_RATIO,
97 .cmd2csratio = MT47H128M16RT25E_RATIO,
100 static const struct emif_regs ddr2_emif_reg_data = {
101 .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
102 .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
103 .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
104 .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
105 .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
106 .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
109 static const struct ddr_data ddr3_data = {
110 .datardsratio0 = MT41J128MJT125_RD_DQS,
111 .datawdsratio0 = MT41J128MJT125_WR_DQS,
112 .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE,
113 .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA,
116 static const struct ddr_data ddr3_beagleblack_data = {
117 .datardsratio0 = MT41K256M16HA125E_RD_DQS,
118 .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
119 .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
120 .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
123 static const struct ddr_data ddr3_evm_data = {
124 .datardsratio0 = MT41J512M8RH125_RD_DQS,
125 .datawdsratio0 = MT41J512M8RH125_WR_DQS,
126 .datafwsratio0 = MT41J512M8RH125_PHY_FIFO_WE,
127 .datawrsratio0 = MT41J512M8RH125_PHY_WR_DATA,
130 static const struct cmd_control ddr3_cmd_ctrl_data = {
131 .cmd0csratio = MT41J128MJT125_RATIO,
132 .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT,
134 .cmd1csratio = MT41J128MJT125_RATIO,
135 .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT,
137 .cmd2csratio = MT41J128MJT125_RATIO,
138 .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT,
141 static const struct cmd_control ddr3_beagleblack_cmd_ctrl_data = {
142 .cmd0csratio = MT41K256M16HA125E_RATIO,
143 .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
145 .cmd1csratio = MT41K256M16HA125E_RATIO,
146 .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
148 .cmd2csratio = MT41K256M16HA125E_RATIO,
149 .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
152 static const struct cmd_control ddr3_evm_cmd_ctrl_data = {
153 .cmd0csratio = MT41J512M8RH125_RATIO,
154 .cmd0iclkout = MT41J512M8RH125_INVERT_CLKOUT,
156 .cmd1csratio = MT41J512M8RH125_RATIO,
157 .cmd1iclkout = MT41J512M8RH125_INVERT_CLKOUT,
159 .cmd2csratio = MT41J512M8RH125_RATIO,
160 .cmd2iclkout = MT41J512M8RH125_INVERT_CLKOUT,
163 static struct emif_regs ddr3_emif_reg_data = {
164 .sdram_config = MT41J128MJT125_EMIF_SDCFG,
165 .ref_ctrl = MT41J128MJT125_EMIF_SDREF,
166 .sdram_tim1 = MT41J128MJT125_EMIF_TIM1,
167 .sdram_tim2 = MT41J128MJT125_EMIF_TIM2,
168 .sdram_tim3 = MT41J128MJT125_EMIF_TIM3,
169 .zq_config = MT41J128MJT125_ZQ_CFG,
170 .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY |
174 static struct emif_regs ddr3_beagleblack_emif_reg_data = {
175 .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
176 .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
177 .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
178 .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
179 .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
180 .zq_config = MT41K256M16HA125E_ZQ_CFG,
181 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
184 static struct emif_regs ddr3_evm_emif_reg_data = {
185 .sdram_config = MT41J512M8RH125_EMIF_SDCFG,
186 .ref_ctrl = MT41J512M8RH125_EMIF_SDREF,
187 .sdram_tim1 = MT41J512M8RH125_EMIF_TIM1,
188 .sdram_tim2 = MT41J512M8RH125_EMIF_TIM2,
189 .sdram_tim3 = MT41J512M8RH125_EMIF_TIM3,
190 .zq_config = MT41J512M8RH125_ZQ_CFG,
191 .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY |
195 #ifdef CONFIG_SPL_OS_BOOT
196 int spl_start_uboot(void)
198 /* break into full u-boot on 'c' */
199 if (serial_tstc() && serial_getc() == 'c')
202 #ifdef CONFIG_SPL_ENV_SUPPORT
205 if (getenv_yesno("boot_os") != 1)
213 #define OSC (V_OSCK/1000000)
214 const struct dpll_params dpll_ddr = {
215 266, OSC-1, 1, -1, -1, -1, -1};
216 const struct dpll_params dpll_ddr_evm_sk = {
217 303, OSC-1, 1, -1, -1, -1, -1};
218 const struct dpll_params dpll_ddr_bone_black = {
219 400, OSC-1, 1, -1, -1, -1, -1};
221 void am33xx_spl_board_init(void)
223 struct am335x_baseboard_id header;
226 if (read_eeprom(&header) < 0)
227 puts("Could not get board ID.\n");
229 /* Get the frequency */
230 dpll_mpu_opp100.m = am335x_get_efuse_mpu_max_freq(cdev);
232 if (board_is_bone(&header) || board_is_bone_lt(&header)) {
233 /* BeagleBone PMIC Code */
237 * Only perform PMIC configurations if board rev > A1
238 * on Beaglebone White
240 if (board_is_bone(&header) && !strncmp(header.version,
244 if (i2c_probe(TPS65217_CHIP_PM))
248 * On Beaglebone White we need to ensure we have AC power
249 * before increasing the frequency.
251 if (board_is_bone(&header)) {
252 uchar pmic_status_reg;
253 if (tps65217_reg_read(TPS65217_STATUS,
256 if (!(pmic_status_reg & TPS65217_PWR_SRC_AC_BITMASK)) {
257 puts("No AC power, disabling frequency switch\n");
263 * Override what we have detected since we know if we have
264 * a Beaglebone Black it supports 1GHz.
266 if (board_is_bone_lt(&header))
267 dpll_mpu_opp100.m = MPUPLL_M_1000;
270 * Increase USB current limit to 1300mA or 1800mA and set
271 * the MPU voltage controller as needed.
273 if (dpll_mpu_opp100.m == MPUPLL_M_1000) {
274 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1800MA;
275 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1325MV;
277 usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1300MA;
278 mpu_vdd = TPS65217_DCDC_VOLT_SEL_1275MV;
281 if (tps65217_reg_write(TPS65217_PROT_LEVEL_NONE,
284 TPS65217_USB_INPUT_CUR_LIMIT_MASK))
285 puts("tps65217_reg_write failure\n");
287 /* Set DCDC3 (CORE) voltage to 1.125V */
288 if (tps65217_voltage_update(TPS65217_DEFDCDC3,
289 TPS65217_DCDC_VOLT_SEL_1125MV)) {
290 puts("tps65217_voltage_update failure\n");
294 /* Set CORE Frequencies to OPP100 */
295 do_setup_dpll(&dpll_core_regs, &dpll_core_opp100);
297 /* Set DCDC2 (MPU) voltage */
298 if (tps65217_voltage_update(TPS65217_DEFDCDC2, mpu_vdd)) {
299 puts("tps65217_voltage_update failure\n");
304 * Set LDO3, LDO4 output voltage to 3.3V for Beaglebone.
305 * Set LDO3 to 1.8V and LDO4 to 3.3V for Beaglebone Black.
307 if (board_is_bone(&header)) {
308 if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
310 TPS65217_LDO_VOLTAGE_OUT_3_3,
312 puts("tps65217_reg_write failure\n");
314 if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
316 TPS65217_LDO_VOLTAGE_OUT_1_8,
318 puts("tps65217_reg_write failure\n");
321 if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
323 TPS65217_LDO_VOLTAGE_OUT_3_3,
325 puts("tps65217_reg_write failure\n");
330 * The GP EVM, IDK and EVM SK use a TPS65910 PMIC. For all
331 * MPU frequencies we support we use a CORE voltage of
332 * 1.1375V. For MPU voltage we need to switch based on
333 * the frequency we are running at.
335 if (i2c_probe(TPS65910_CTRL_I2C_ADDR))
339 * Depending on MPU clock and PG we will need a different
340 * VDD to drive at that speed.
342 sil_rev = readl(&cdev->deviceid) >> 28;
343 mpu_vdd = am335x_get_tps65910_mpu_vdd(sil_rev,
346 /* Tell the TPS65910 to use i2c */
347 tps65910_set_i2c_control();
349 /* First update MPU voltage. */
350 if (tps65910_voltage_update(MPU, mpu_vdd))
353 /* Second, update the CORE voltage. */
354 if (tps65910_voltage_update(CORE, TPS65910_OP_REG_SEL_1_1_3))
357 /* Set CORE Frequencies to OPP100 */
358 do_setup_dpll(&dpll_core_regs, &dpll_core_opp100);
361 /* Set MPU Frequency to what we detected now that voltages are set */
362 do_setup_dpll(&dpll_mpu_regs, &dpll_mpu_opp100);
365 const struct dpll_params *get_dpll_ddr_params(void)
367 struct am335x_baseboard_id header;
369 enable_i2c0_pin_mux();
370 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
371 if (read_eeprom(&header) < 0)
372 puts("Could not get board ID.\n");
374 if (board_is_evm_sk(&header))
375 return &dpll_ddr_evm_sk;
376 else if (board_is_bone_lt(&header))
377 return &dpll_ddr_bone_black;
378 else if (board_is_evm_15_or_later(&header))
379 return &dpll_ddr_evm_sk;
384 void set_uart_mux_conf(void)
386 #ifdef CONFIG_SERIAL1
387 enable_uart0_pin_mux();
388 #endif /* CONFIG_SERIAL1 */
389 #ifdef CONFIG_SERIAL2
390 enable_uart1_pin_mux();
391 #endif /* CONFIG_SERIAL2 */
392 #ifdef CONFIG_SERIAL3
393 enable_uart2_pin_mux();
394 #endif /* CONFIG_SERIAL3 */
395 #ifdef CONFIG_SERIAL4
396 enable_uart3_pin_mux();
397 #endif /* CONFIG_SERIAL4 */
398 #ifdef CONFIG_SERIAL5
399 enable_uart4_pin_mux();
400 #endif /* CONFIG_SERIAL5 */
401 #ifdef CONFIG_SERIAL6
402 enable_uart5_pin_mux();
403 #endif /* CONFIG_SERIAL6 */
406 void set_mux_conf_regs(void)
408 __maybe_unused struct am335x_baseboard_id header;
410 if (read_eeprom(&header) < 0)
411 puts("Could not get board ID.\n");
413 enable_board_pin_mux(&header);
416 const struct ctrl_ioregs ioregs_evmsk = {
417 .cm0ioctl = MT41J128MJT125_IOCTRL_VALUE,
418 .cm1ioctl = MT41J128MJT125_IOCTRL_VALUE,
419 .cm2ioctl = MT41J128MJT125_IOCTRL_VALUE,
420 .dt0ioctl = MT41J128MJT125_IOCTRL_VALUE,
421 .dt1ioctl = MT41J128MJT125_IOCTRL_VALUE,
424 const struct ctrl_ioregs ioregs_bonelt = {
425 .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
426 .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
427 .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
428 .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
429 .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
432 const struct ctrl_ioregs ioregs_evm15 = {
433 .cm0ioctl = MT41J512M8RH125_IOCTRL_VALUE,
434 .cm1ioctl = MT41J512M8RH125_IOCTRL_VALUE,
435 .cm2ioctl = MT41J512M8RH125_IOCTRL_VALUE,
436 .dt0ioctl = MT41J512M8RH125_IOCTRL_VALUE,
437 .dt1ioctl = MT41J512M8RH125_IOCTRL_VALUE,
440 const struct ctrl_ioregs ioregs = {
441 .cm0ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
442 .cm1ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
443 .cm2ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
444 .dt0ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
445 .dt1ioctl = MT47H128M16RT25E_IOCTRL_VALUE,
448 void sdram_init(void)
450 __maybe_unused struct am335x_baseboard_id header;
452 if (read_eeprom(&header) < 0)
453 puts("Could not get board ID.\n");
455 if (board_is_evm_sk(&header)) {
457 * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
458 * This is safe enough to do on older revs.
460 gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
461 gpio_direction_output(GPIO_DDR_VTT_EN, 1);
464 if (board_is_evm_sk(&header))
465 config_ddr(303, &ioregs_evmsk, &ddr3_data,
466 &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
467 else if (board_is_bone_lt(&header))
468 config_ddr(400, &ioregs_bonelt,
469 &ddr3_beagleblack_data,
470 &ddr3_beagleblack_cmd_ctrl_data,
471 &ddr3_beagleblack_emif_reg_data, 0);
472 else if (board_is_evm_15_or_later(&header))
473 config_ddr(303, &ioregs_evm15, &ddr3_evm_data,
474 &ddr3_evm_cmd_ctrl_data, &ddr3_evm_emif_reg_data, 0);
476 config_ddr(266, &ioregs, &ddr2_data,
477 &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data, 0);
482 * Basic board specific setup. Pinmux has been handled already.
486 #if defined(CONFIG_HW_WATCHDOG)
490 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
491 #if defined(CONFIG_NOR) || defined(CONFIG_NAND)
497 #ifdef CONFIG_BOARD_LATE_INIT
498 int board_late_init(void)
500 #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
501 char safe_string[HDR_NAME_LEN + 1];
502 struct am335x_baseboard_id header;
504 if (read_eeprom(&header) < 0)
505 puts("Could not get board ID.\n");
507 /* Now set variables based on the header. */
508 strncpy(safe_string, (char *)header.name, sizeof(header.name));
509 safe_string[sizeof(header.name)] = 0;
510 setenv("board_name", safe_string);
512 strncpy(safe_string, (char *)header.version, sizeof(header.version));
513 safe_string[sizeof(header.version)] = 0;
514 setenv("board_rev", safe_string);
521 #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
522 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
523 static void cpsw_control(int enabled)
525 /* VTP can be added here */
530 static struct cpsw_slave_data cpsw_slaves[] = {
532 .slave_reg_ofs = 0x208,
533 .sliver_reg_ofs = 0xd80,
537 .slave_reg_ofs = 0x308,
538 .sliver_reg_ofs = 0xdc0,
543 static struct cpsw_platform_data cpsw_data = {
544 .mdio_base = CPSW_MDIO_BASE,
545 .cpsw_base = CPSW_BASE,
548 .cpdma_reg_ofs = 0x800,
550 .slave_data = cpsw_slaves,
551 .ale_reg_ofs = 0xd00,
553 .host_port_reg_ofs = 0x108,
554 .hw_stats_reg_ofs = 0x900,
555 .bd_ram_ofs = 0x2000,
556 .mac_control = (1 << 5),
557 .control = cpsw_control,
559 .version = CPSW_CTRL_VERSION_2,
564 * This function will:
565 * Read the eFuse for MAC addresses, and set ethaddr/eth1addr/usbnet_devaddr
567 * Perform fixups to the PHY present on certain boards. We only need this
569 * - SPL with either CPSW or USB ethernet support
570 * - Full U-Boot, with either CPSW or USB ethernet
571 * Build in only these cases to avoid warnings about unused variables
572 * when we build an SPL that has neither option but full U-Boot will.
574 #if ((defined(CONFIG_SPL_ETH_SUPPORT) || defined(CONFIG_SPL_USBETH_SUPPORT)) \
575 && defined(CONFIG_SPL_BUILD)) || \
576 ((defined(CONFIG_DRIVER_TI_CPSW) || \
577 defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET)) && \
578 !defined(CONFIG_SPL_BUILD))
579 int board_eth_init(bd_t *bis)
583 uint32_t mac_hi, mac_lo;
584 __maybe_unused struct am335x_baseboard_id header;
586 /* try reading mac address from efuse */
587 mac_lo = readl(&cdev->macid0l);
588 mac_hi = readl(&cdev->macid0h);
589 mac_addr[0] = mac_hi & 0xFF;
590 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
591 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
592 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
593 mac_addr[4] = mac_lo & 0xFF;
594 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
596 #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
597 (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
598 if (!getenv("ethaddr")) {
599 printf("<ethaddr> not set. Validating first E-fuse MAC\n");
601 if (is_valid_ether_addr(mac_addr))
602 eth_setenv_enetaddr("ethaddr", mac_addr);
605 #ifdef CONFIG_DRIVER_TI_CPSW
607 mac_lo = readl(&cdev->macid1l);
608 mac_hi = readl(&cdev->macid1h);
609 mac_addr[0] = mac_hi & 0xFF;
610 mac_addr[1] = (mac_hi & 0xFF00) >> 8;
611 mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
612 mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
613 mac_addr[4] = mac_lo & 0xFF;
614 mac_addr[5] = (mac_lo & 0xFF00) >> 8;
616 if (!getenv("eth1addr")) {
617 if (is_valid_ether_addr(mac_addr))
618 eth_setenv_enetaddr("eth1addr", mac_addr);
621 if (read_eeprom(&header) < 0)
622 puts("Could not get board ID.\n");
624 if (board_is_bone(&header) || board_is_bone_lt(&header) ||
625 board_is_idk(&header)) {
626 writel(MII_MODE_ENABLE, &cdev->miisel);
627 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
628 PHY_INTERFACE_MODE_MII;
630 writel((RGMII_MODE_ENABLE | RGMII_INT_DELAY), &cdev->miisel);
631 cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
632 PHY_INTERFACE_MODE_RGMII;
635 rv = cpsw_register(&cpsw_data);
637 printf("Error %d registering CPSW switch\n", rv);
644 * CPSW RGMII Internal Delay Mode is not supported in all PVT
645 * operating points. So we must set the TX clock delay feature
646 * in the AR8051 PHY. Since we only support a single ethernet
647 * device in U-Boot, we only do this for the first instance.
649 #define AR8051_PHY_DEBUG_ADDR_REG 0x1d
650 #define AR8051_PHY_DEBUG_DATA_REG 0x1e
651 #define AR8051_DEBUG_RGMII_CLK_DLY_REG 0x5
652 #define AR8051_RGMII_TX_CLK_DLY 0x100
654 if (board_is_evm_sk(&header) || board_is_gp_evm(&header)) {
656 devname = miiphy_get_current_dev();
658 miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_ADDR_REG,
659 AR8051_DEBUG_RGMII_CLK_DLY_REG);
660 miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_DATA_REG,
661 AR8051_RGMII_TX_CLK_DLY);
664 #if defined(CONFIG_USB_ETHER) && \
665 (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_USBETH_SUPPORT))
666 if (is_valid_ether_addr(mac_addr))
667 eth_setenv_enetaddr("usbnet_devaddr", mac_addr);
669 rv = usb_eth_initialize(bis);
671 printf("Error %d registering USB_ETHER\n", rv);