1 // SPDX-License-Identifier: GPL-2.0+
14 #include <linux/delay.h>
15 #include <linux/err.h>
17 /* SDRAM Command Code */
18 #define SD_CC_ARD 0x0 /* Master Bus (AXI) command - Read */
19 #define SD_CC_AWR 0x1 /* Master Bus (AXI) command - Write */
20 #define SD_CC_IRD 0x8 /* IP command - Read */
21 #define SD_CC_IWR 0x9 /* IP command - Write */
22 #define SD_CC_IMS 0xA /* IP command - Set Mode Register */
23 #define SD_CC_IACT 0xB /* IP command - ACTIVE */
24 #define SD_CC_IAF 0xC /* IP command - Auto Refresh */
25 #define SD_CC_ISF 0xD /* IP Command - Self Refresh */
26 #define SD_CC_IPRE 0xE /* IP command - Precharge */
27 #define SD_CC_IPREA 0xF /* IP command - Precharge ALL */
29 #define SEMC_MCR_MDIS BIT(1)
30 #define SEMC_MCR_DQSMD BIT(2)
32 #define SEMC_INTR_IPCMDERR BIT(1)
33 #define SEMC_INTR_IPCMDDONE BIT(0)
35 #define SEMC_IPCMD_KEY 0xA55A0000
37 struct imxrt_semc_regs {
88 #define SEMC_IOCR_MUX_A8_SHIFT 0
89 #define SEMC_IOCR_MUX_CSX0_SHIFT 3
90 #define SEMC_IOCR_MUX_CSX1_SHIFT 6
91 #define SEMC_IOCR_MUX_CSX2_SHIFT 9
92 #define SEMC_IOCR_MUX_CSX3_SHIFT 12
93 #define SEMC_IOCR_MUX_RDY_SHIFT 15
95 struct imxrt_sdram_mux {
104 #define SEMC_SDRAMCR0_PS_SHIFT 0
105 #define SEMC_SDRAMCR0_BL_SHIFT 4
106 #define SEMC_SDRAMCR0_COL_SHIFT 8
107 #define SEMC_SDRAMCR0_CL_SHIFT 10
109 struct imxrt_sdram_control {
116 #define SEMC_SDRAMCR1_PRE2ACT_SHIFT 0
117 #define SEMC_SDRAMCR1_ACT2RW_SHIFT 4
118 #define SEMC_SDRAMCR1_RFRC_SHIFT 8
119 #define SEMC_SDRAMCR1_WRC_SHIFT 13
120 #define SEMC_SDRAMCR1_CKEOFF_SHIFT 16
121 #define SEMC_SDRAMCR1_ACT2PRE_SHIFT 20
123 #define SEMC_SDRAMCR2_SRRC_SHIFT 0
124 #define SEMC_SDRAMCR2_REF2REF_SHIFT 8
125 #define SEMC_SDRAMCR2_ACT2ACT_SHIFT 16
126 #define SEMC_SDRAMCR2_ITO_SHIFT 24
128 #define SEMC_SDRAMCR3_REN BIT(0)
129 #define SEMC_SDRAMCR3_REBL_SHIFT 1
130 #define SEMC_SDRAMCR3_PRESCALE_SHIFT 8
131 #define SEMC_SDRAMCR3_RT_SHIFT 16
132 #define SEMC_SDRAMCR3_UT_SHIFT 24
134 struct imxrt_sdram_timing {
153 enum imxrt_semc_bank {
161 #define SEMC_BR_VLD_MASK 1
162 #define SEMC_BR_MS_SHIFT 1
165 enum imxrt_semc_bank target_bank;
170 struct imxrt_sdram_params {
171 struct imxrt_semc_regs *base;
173 struct imxrt_sdram_mux *sdram_mux;
174 struct imxrt_sdram_control *sdram_control;
175 struct imxrt_sdram_timing *sdram_timing;
177 struct bank_params bank_params[MAX_SDRAM_BANK];
181 static int imxrt_sdram_wait_ipcmd_done(struct imxrt_semc_regs *regs)
186 if (regs->intr & SEMC_INTR_IPCMDDONE)
188 if (regs->intr & SEMC_INTR_IPCMDERR)
195 static int imxrt_sdram_ipcmd(struct imxrt_semc_regs *regs, u32 mem_addr,
196 u32 ipcmd, u32 wd, u32 *rd)
200 if (ipcmd == SD_CC_IWR || ipcmd == SD_CC_IMS)
201 writel(wd, ®s->iptxdat);
203 /* set slave address for every command as specified on RM */
204 writel(mem_addr, ®s->ipcr0);
206 /* execute command */
207 writel(SEMC_IPCMD_KEY | ipcmd, ®s->ipcmd);
209 ret = imxrt_sdram_wait_ipcmd_done(regs);
213 if (ipcmd == SD_CC_IRD) {
217 *rd = readl(®s->iprxdat);
223 int imxrt_sdram_init(struct udevice *dev)
225 struct imxrt_sdram_params *params = dev_get_platdata(dev);
226 struct imxrt_sdram_mux *mux = params->sdram_mux;
227 struct imxrt_sdram_control *ctrl = params->sdram_control;
228 struct imxrt_sdram_timing *time = params->sdram_timing;
229 struct imxrt_semc_regs *regs = params->base;
230 struct bank_params *bank_params;
234 /* enable the SEMC controller */
235 clrbits_le32(®s->mcr, SEMC_MCR_MDIS);
236 /* set DQS mode from DQS pad */
237 setbits_le32(®s->mcr, SEMC_MCR_DQSMD);
239 for (i = 0, bank_params = params->bank_params;
240 i < params->no_sdram_banks; bank_params++,
242 writel((bank_params->base_address & 0xfffff000)
243 | bank_params->memory_size << SEMC_BR_MS_SHIFT
245 ®s->br[bank_params->target_bank]);
247 writel(mux->a8 << SEMC_IOCR_MUX_A8_SHIFT
248 | mux->csx0 << SEMC_IOCR_MUX_CSX0_SHIFT
249 | mux->csx1 << SEMC_IOCR_MUX_CSX1_SHIFT
250 | mux->csx2 << SEMC_IOCR_MUX_CSX2_SHIFT
251 | mux->csx3 << SEMC_IOCR_MUX_CSX3_SHIFT
252 | mux->rdy << SEMC_IOCR_MUX_RDY_SHIFT,
255 writel(ctrl->memory_width << SEMC_SDRAMCR0_PS_SHIFT
256 | ctrl->burst_len << SEMC_SDRAMCR0_BL_SHIFT
257 | ctrl->no_columns << SEMC_SDRAMCR0_COL_SHIFT
258 | ctrl->cas_latency << SEMC_SDRAMCR0_CL_SHIFT,
261 writel(time->pre2act << SEMC_SDRAMCR1_PRE2ACT_SHIFT
262 | time->act2rw << SEMC_SDRAMCR1_ACT2RW_SHIFT
263 | time->rfrc << SEMC_SDRAMCR1_RFRC_SHIFT
264 | time->wrc << SEMC_SDRAMCR1_WRC_SHIFT
265 | time->ckeoff << SEMC_SDRAMCR1_CKEOFF_SHIFT
266 | time->act2pre << SEMC_SDRAMCR1_ACT2PRE_SHIFT,
269 writel(time->srrc << SEMC_SDRAMCR2_SRRC_SHIFT
270 | time->ref2ref << SEMC_SDRAMCR2_REF2REF_SHIFT
271 | time->act2act << SEMC_SDRAMCR2_ACT2ACT_SHIFT
272 | time->ito << SEMC_SDRAMCR2_ITO_SHIFT,
275 writel(time->rebl << SEMC_SDRAMCR3_REBL_SHIFT
276 | time->prescale << SEMC_SDRAMCR3_PRESCALE_SHIFT
277 | time->rt << SEMC_SDRAMCR3_RT_SHIFT
278 | time->ut << SEMC_SDRAMCR3_UT_SHIFT
282 writel(2, ®s->ipcr1);
284 for (i = 0, bank_params = params->bank_params;
285 i < params->no_sdram_banks; bank_params++,
288 imxrt_sdram_ipcmd(regs, bank_params->base_address, SD_CC_IPREA,
290 imxrt_sdram_ipcmd(regs, bank_params->base_address, SD_CC_IAF,
292 imxrt_sdram_ipcmd(regs, bank_params->base_address, SD_CC_IAF,
294 imxrt_sdram_ipcmd(regs, bank_params->base_address, SD_CC_IMS,
295 ctrl->burst_len | (ctrl->cas_latency << 4),
303 static int imxrt_semc_ofdata_to_platdata(struct udevice *dev)
305 struct imxrt_sdram_params *params = dev_get_platdata(dev);
310 (struct imxrt_sdram_mux *)
311 dev_read_u8_array_ptr(dev,
313 sizeof(struct imxrt_sdram_mux));
314 if (!params->sdram_mux) {
315 pr_err("fsl,sdram-mux not found");
319 params->sdram_control =
320 (struct imxrt_sdram_control *)
321 dev_read_u8_array_ptr(dev,
323 sizeof(struct imxrt_sdram_control));
324 if (!params->sdram_control) {
325 pr_err("fsl,sdram-control not found");
329 params->sdram_timing =
330 (struct imxrt_sdram_timing *)
331 dev_read_u8_array_ptr(dev,
333 sizeof(struct imxrt_sdram_timing));
334 if (!params->sdram_timing) {
335 pr_err("fsl,sdram-timing not found");
339 dev_for_each_subnode(bank_node, dev) {
340 struct bank_params *bank_params;
344 /* extract the bank index from DT */
345 bank_name = (char *)ofnode_get_name(bank_node);
346 strsep(&bank_name, "@");
348 pr_err("missing sdram bank index");
352 bank_params = ¶ms->bank_params[bank];
353 strict_strtoul(bank_name, 10,
354 (unsigned long *)&bank_params->target_bank);
355 if (bank_params->target_bank >= MAX_SDRAM_BANK) {
356 pr_err("Found bank %d , but only bank 0,1,2,3 are supported",
357 bank_params->target_bank);
361 ret = ofnode_read_u32(bank_node,
363 &bank_params->memory_size);
365 pr_err("fsl,memory-size not found");
369 ret = ofnode_read_u32(bank_node,
371 &bank_params->base_address);
373 pr_err("fsl,base-address not found");
377 debug("Found bank %s %u\n", bank_name,
378 bank_params->target_bank);
382 params->no_sdram_banks = bank;
383 debug("%s, no of banks = %d\n", __func__, params->no_sdram_banks);
388 static int imxrt_semc_probe(struct udevice *dev)
390 struct imxrt_sdram_params *params = dev_get_platdata(dev);
394 addr = dev_read_addr(dev);
395 if (addr == FDT_ADDR_T_NONE)
398 params->base = (struct imxrt_semc_regs *)addr;
403 ret = clk_get_by_index(dev, 0, &clk);
407 ret = clk_enable(&clk);
410 dev_err(dev, "failed to enable clock\n");
414 ret = imxrt_sdram_init(dev);
421 static int imxrt_semc_get_info(struct udevice *dev, struct ram_info *info)
426 static struct ram_ops imxrt_semc_ops = {
427 .get_info = imxrt_semc_get_info,
430 static const struct udevice_id imxrt_semc_ids[] = {
431 { .compatible = "fsl,imxrt-semc", .data = 0 },
435 U_BOOT_DRIVER(imxrt_semc) = {
436 .name = "imxrt_semc",
438 .of_match = imxrt_semc_ids,
439 .ops = &imxrt_semc_ops,
440 .ofdata_to_platdata = imxrt_semc_ofdata_to_platdata,
441 .probe = imxrt_semc_probe,
442 .platdata_auto_alloc_size = sizeof(struct imxrt_sdram_params),