1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (c) 2019, Linaro Limited
13 #include <linux/bug.h>
14 #include <linux/delay.h>
15 #include <linux/mii.h>
21 #define STATION_ADDR_LOW 0x0000
22 #define STATION_ADDR_HIGH 0x0004
23 #define MAC_DUPLEX_HALF_CTRL 0x0008
24 #define PORT_MODE 0x0040
25 #define PORT_EN 0x0044
26 #define BIT_TX_EN BIT(2)
27 #define BIT_RX_EN BIT(1)
28 #define MODE_CHANGE_EN 0x01b4
29 #define BIT_MODE_CHANGE_EN BIT(0)
30 #define MDIO_SINGLE_CMD 0x03c0
31 #define BIT_MDIO_BUSY BIT(20)
32 #define MDIO_READ (BIT(17) | BIT_MDIO_BUSY)
33 #define MDIO_WRITE (BIT(16) | BIT_MDIO_BUSY)
34 #define MDIO_SINGLE_DATA 0x03c4
35 #define MDIO_RDATA_STATUS 0x03d0
36 #define BIT_MDIO_RDATA_INVALID BIT(0)
37 #define RX_FQ_START_ADDR 0x0500
38 #define RX_FQ_DEPTH 0x0504
39 #define RX_FQ_WR_ADDR 0x0508
40 #define RX_FQ_RD_ADDR 0x050c
41 #define RX_FQ_REG_EN 0x0518
42 #define RX_BQ_START_ADDR 0x0520
43 #define RX_BQ_DEPTH 0x0524
44 #define RX_BQ_WR_ADDR 0x0528
45 #define RX_BQ_RD_ADDR 0x052c
46 #define RX_BQ_REG_EN 0x0538
47 #define TX_BQ_START_ADDR 0x0580
48 #define TX_BQ_DEPTH 0x0584
49 #define TX_BQ_WR_ADDR 0x0588
50 #define TX_BQ_RD_ADDR 0x058c
51 #define TX_BQ_REG_EN 0x0598
52 #define TX_RQ_START_ADDR 0x05a0
53 #define TX_RQ_DEPTH 0x05a4
54 #define TX_RQ_WR_ADDR 0x05a8
55 #define TX_RQ_RD_ADDR 0x05ac
56 #define TX_RQ_REG_EN 0x05b8
57 #define BIT_START_ADDR_EN BIT(2)
58 #define BIT_DEPTH_EN BIT(1)
59 #define DESC_WR_RD_ENA 0x05cc
60 #define BIT_RX_OUTCFF_WR BIT(3)
61 #define BIT_RX_CFF_RD BIT(2)
62 #define BIT_TX_OUTCFF_WR BIT(1)
63 #define BIT_TX_CFF_RD BIT(0)
64 #define BITS_DESC_ENA (BIT_RX_OUTCFF_WR | BIT_RX_CFF_RD | \
65 BIT_TX_OUTCFF_WR | BIT_TX_CFF_RD)
68 #define RGMII_SPEED_1000 0x2c
69 #define RGMII_SPEED_100 0x2f
70 #define RGMII_SPEED_10 0x2d
71 #define MII_SPEED_100 0x0f
72 #define MII_SPEED_10 0x0d
73 #define GMAC_SPEED_1000 0x05
74 #define GMAC_SPEED_100 0x01
75 #define GMAC_SPEED_10 0x00
76 #define GMAC_FULL_DUPLEX BIT(4)
78 #define RX_DESC_NUM 64
81 #define DESC_WORD_SHIFT 3
82 #define DESC_BYTE_SHIFT 5
83 #define DESC_CNT(n) ((n) >> DESC_BYTE_SHIFT)
84 #define DESC_BYTE(n) ((n) << DESC_BYTE_SHIFT)
85 #define DESC_VLD_FREE 0
86 #define DESC_VLD_BUSY 1
88 #define MAC_MAX_FRAME_SIZE 1600
98 unsigned int buf_addr;
99 unsigned int buf_len:11;
100 unsigned int reserve0:5;
101 unsigned int data_len:11;
102 unsigned int reserve1:2;
104 unsigned int descvid:1;
105 unsigned int reserve2[6];
110 void __iomem *macif_ctrl;
111 struct reset_ctl rst_phy;
112 struct higmac_desc *rxfq;
113 struct higmac_desc *rxbq;
114 struct higmac_desc *txbq;
115 struct higmac_desc *txrq;
118 struct phy_device *phydev;
123 #define flush_desc(d) flush_cache((unsigned long)(d), sizeof(*(d)))
124 #define invalidate_desc(d) \
125 invalidate_dcache_range((unsigned long)(d), \
126 (unsigned long)(d) + sizeof(*(d)))
128 static int higmac_write_hwaddr(struct udevice *dev)
130 struct eth_pdata *pdata = dev_get_platdata(dev);
131 struct higmac_priv *priv = dev_get_priv(dev);
132 unsigned char *mac = pdata->enetaddr;
135 val = mac[1] | (mac[0] << 8);
136 writel(val, priv->base + STATION_ADDR_HIGH);
138 val = mac[5] | (mac[4] << 8) | (mac[3] << 16) | (mac[2] << 24);
139 writel(val, priv->base + STATION_ADDR_LOW);
144 static int higmac_free_pkt(struct udevice *dev, uchar *packet, int length)
146 struct higmac_priv *priv = dev_get_priv(dev);
148 /* Inform GMAC that the RX descriptor is no longer in use */
149 writel(DESC_BYTE(priv->rxdesc_in_use), priv->base + RX_BQ_RD_ADDR);
154 static int higmac_recv(struct udevice *dev, int flags, uchar **packetp)
156 struct higmac_priv *priv = dev_get_priv(dev);
157 struct higmac_desc *fqd = priv->rxfq;
158 struct higmac_desc *bqd = priv->rxbq;
159 int fqw_pos, fqr_pos, bqw_pos, bqr_pos;
160 int timeout = 100000;
165 fqw_pos = DESC_CNT(readl(priv->base + RX_FQ_WR_ADDR));
166 fqr_pos = DESC_CNT(readl(priv->base + RX_FQ_RD_ADDR));
168 if (fqw_pos >= fqr_pos)
169 space = RX_DESC_NUM - (fqw_pos - fqr_pos);
171 space = fqr_pos - fqw_pos;
173 /* Leave one free to distinguish full filled from empty buffer */
174 for (i = 0; i < space - 1; i++) {
175 fqd = priv->rxfq + fqw_pos;
176 invalidate_dcache_range(fqd->buf_addr,
177 fqd->buf_addr + MAC_MAX_FRAME_SIZE);
179 if (++fqw_pos >= RX_DESC_NUM)
182 writel(DESC_BYTE(fqw_pos), priv->base + RX_FQ_WR_ADDR);
185 bqr_pos = DESC_CNT(readl(priv->base + RX_BQ_RD_ADDR));
187 /* BQ is only ever written by GMAC */
188 invalidate_desc(bqd);
191 bqw_pos = DESC_CNT(readl(priv->base + RX_BQ_WR_ADDR));
193 } while (--timeout && bqw_pos == bqr_pos);
198 if (++bqr_pos >= RX_DESC_NUM)
203 /* CPU should not have touched this buffer since we added it to FQ */
204 invalidate_dcache_range(bqd->buf_addr, bqd->buf_addr + len);
205 *packetp = (void *)(unsigned long)bqd->buf_addr;
207 /* Record the RX_BQ descriptor that is holding RX data */
208 priv->rxdesc_in_use = bqr_pos;
213 static int higmac_send(struct udevice *dev, void *packet, int length)
215 struct higmac_priv *priv = dev_get_priv(dev);
216 struct higmac_desc *bqd = priv->txbq;
217 int bqw_pos, rqw_pos, rqr_pos;
220 flush_cache((unsigned long)packet, length);
222 bqw_pos = DESC_CNT(readl(priv->base + TX_BQ_WR_ADDR));
224 bqd->buf_addr = (unsigned long)packet;
225 bqd->descvid = DESC_VLD_BUSY;
226 bqd->data_len = length;
229 if (++bqw_pos >= TX_DESC_NUM)
232 writel(DESC_BYTE(bqw_pos), priv->base + TX_BQ_WR_ADDR);
234 rqr_pos = DESC_CNT(readl(priv->base + TX_RQ_RD_ADDR));
235 if (++rqr_pos >= TX_DESC_NUM)
239 rqw_pos = DESC_CNT(readl(priv->base + TX_RQ_WR_ADDR));
241 } while (--timeout && rqr_pos != rqw_pos);
246 writel(DESC_BYTE(rqr_pos), priv->base + TX_RQ_RD_ADDR);
251 static int higmac_adjust_link(struct higmac_priv *priv)
253 struct phy_device *phydev = priv->phydev;
254 int interface = priv->phyintf;
258 case PHY_INTERFACE_MODE_RGMII:
259 if (phydev->speed == SPEED_1000)
260 val = RGMII_SPEED_1000;
261 else if (phydev->speed == SPEED_100)
262 val = RGMII_SPEED_100;
264 val = RGMII_SPEED_10;
266 case PHY_INTERFACE_MODE_MII:
267 if (phydev->speed == SPEED_100)
273 debug("unsupported mode: %d\n", interface);
278 val |= GMAC_FULL_DUPLEX;
280 writel(val, priv->macif_ctrl);
282 if (phydev->speed == SPEED_1000)
283 val = GMAC_SPEED_1000;
284 else if (phydev->speed == SPEED_100)
285 val = GMAC_SPEED_100;
289 writel(BIT_MODE_CHANGE_EN, priv->base + MODE_CHANGE_EN);
290 writel(val, priv->base + PORT_MODE);
291 writel(0, priv->base + MODE_CHANGE_EN);
292 writel(phydev->duplex, priv->base + MAC_DUPLEX_HALF_CTRL);
297 static int higmac_start(struct udevice *dev)
299 struct higmac_priv *priv = dev_get_priv(dev);
300 struct phy_device *phydev = priv->phydev;
303 ret = phy_startup(phydev);
308 debug("%s: link down\n", phydev->dev->name);
312 ret = higmac_adjust_link(priv);
317 writel(BITS_DESC_ENA, priv->base + DESC_WR_RD_ENA);
318 writel(BIT_TX_EN | BIT_RX_EN, priv->base + PORT_EN);
323 static void higmac_stop(struct udevice *dev)
325 struct higmac_priv *priv = dev_get_priv(dev);
328 writel(0, priv->base + PORT_EN);
329 writel(0, priv->base + DESC_WR_RD_ENA);
332 static const struct eth_ops higmac_ops = {
333 .start = higmac_start,
336 .free_pkt = higmac_free_pkt,
338 .write_hwaddr = higmac_write_hwaddr,
341 static int higmac_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
343 struct higmac_priv *priv = bus->priv;
346 ret = wait_for_bit_le32(priv->base + MDIO_SINGLE_CMD, BIT_MDIO_BUSY,
351 writel(MDIO_READ | addr << 8 | reg, priv->base + MDIO_SINGLE_CMD);
353 ret = wait_for_bit_le32(priv->base + MDIO_SINGLE_CMD, BIT_MDIO_BUSY,
358 if (readl(priv->base + MDIO_RDATA_STATUS) & BIT_MDIO_RDATA_INVALID)
361 return readl(priv->base + MDIO_SINGLE_DATA) >> 16;
364 static int higmac_mdio_write(struct mii_dev *bus, int addr, int devad,
367 struct higmac_priv *priv = bus->priv;
370 ret = wait_for_bit_le32(priv->base + MDIO_SINGLE_CMD, BIT_MDIO_BUSY,
375 writel(value, priv->base + MDIO_SINGLE_DATA);
376 writel(MDIO_WRITE | addr << 8 | reg, priv->base + MDIO_SINGLE_CMD);
381 static int higmac_init_rx_descs(struct higmac_desc *descs, int num)
385 for (i = 0; i < num; i++) {
386 struct higmac_desc *desc = &descs[i];
388 desc->buf_addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
393 desc->descvid = DESC_VLD_FREE;
394 desc->buf_len = MAC_MAX_FRAME_SIZE - 1;
402 free((void *)(unsigned long)descs[i].buf_addr);
406 static int higmac_init_hw_queue(struct higmac_priv *priv,
407 enum higmac_queue queue)
409 struct higmac_desc *desc, **pdesc;
410 u32 regaddr, regen, regdep;
416 regaddr = RX_FQ_START_ADDR;
417 regen = RX_FQ_REG_EN;
418 regdep = RX_FQ_DEPTH;
423 regaddr = RX_BQ_START_ADDR;
424 regen = RX_BQ_REG_EN;
425 regdep = RX_BQ_DEPTH;
430 regaddr = TX_BQ_START_ADDR;
431 regen = TX_BQ_REG_EN;
432 regdep = TX_BQ_DEPTH;
437 regaddr = TX_RQ_START_ADDR;
438 regen = TX_RQ_REG_EN;
439 regdep = TX_RQ_DEPTH;
446 writel(BIT_DEPTH_EN, priv->base + regen);
447 writel(depth << DESC_WORD_SHIFT, priv->base + regdep);
448 writel(0, priv->base + regen);
450 len = depth * sizeof(*desc);
451 desc = memalign(ARCH_DMA_MINALIGN, len);
454 memset(desc, 0, len);
455 flush_cache((unsigned long)desc, len);
458 /* Set up RX_FQ descriptors */
460 higmac_init_rx_descs(desc, depth);
462 /* Enable start address */
463 writel(BIT_START_ADDR_EN, priv->base + regen);
464 writel((unsigned long)desc, priv->base + regaddr);
465 writel(0, priv->base + regen);
470 static int higmac_hw_init(struct higmac_priv *priv)
474 /* Initialize hardware queues */
475 ret = higmac_init_hw_queue(priv, RX_FQ);
479 ret = higmac_init_hw_queue(priv, RX_BQ);
483 ret = higmac_init_hw_queue(priv, TX_BQ);
487 ret = higmac_init_hw_queue(priv, TX_RQ);
492 reset_deassert(&priv->rst_phy);
494 reset_assert(&priv->rst_phy);
496 reset_deassert(&priv->rst_phy);
510 static int higmac_probe(struct udevice *dev)
512 struct higmac_priv *priv = dev_get_priv(dev);
513 struct phy_device *phydev;
517 ret = higmac_hw_init(priv);
525 bus->read = higmac_mdio_read;
526 bus->write = higmac_mdio_write;
530 ret = mdio_register_seq(bus, dev->seq);
534 phydev = phy_connect(bus, priv->phyaddr, dev, priv->phyintf);
538 phydev->supported &= PHY_GBIT_FEATURES;
539 phydev->advertising = phydev->supported;
540 priv->phydev = phydev;
542 return phy_config(phydev);
545 static int higmac_remove(struct udevice *dev)
547 struct higmac_priv *priv = dev_get_priv(dev);
550 mdio_unregister(priv->bus);
551 mdio_free(priv->bus);
553 /* Free RX packet buffers */
554 for (i = 0; i < RX_DESC_NUM; i++)
555 free((void *)(unsigned long)priv->rxfq[i].buf_addr);
560 static int higmac_ofdata_to_platdata(struct udevice *dev)
562 struct higmac_priv *priv = dev_get_priv(dev);
563 int phyintf = PHY_INTERFACE_MODE_NONE;
564 const char *phy_mode;
567 priv->base = dev_remap_addr_index(dev, 0);
568 priv->macif_ctrl = dev_remap_addr_index(dev, 1);
570 phy_mode = dev_read_string(dev, "phy-mode");
572 phyintf = phy_get_interface_by_name(phy_mode);
573 if (phyintf == PHY_INTERFACE_MODE_NONE)
575 priv->phyintf = phyintf;
577 phy_node = dev_read_subnode(dev, "phy");
578 if (!ofnode_valid(phy_node)) {
579 debug("failed to find phy node\n");
582 priv->phyaddr = ofnode_read_u32_default(phy_node, "reg", 0);
584 return reset_get_by_name(dev, "phy", &priv->rst_phy);
587 static const struct udevice_id higmac_ids[] = {
588 { .compatible = "hisilicon,hi3798cv200-gmac" },
592 U_BOOT_DRIVER(eth_higmac) = {
593 .name = "eth_higmac",
595 .of_match = higmac_ids,
596 .ofdata_to_platdata = higmac_ofdata_to_platdata,
597 .probe = higmac_probe,
598 .remove = higmac_remove,
600 .priv_auto_alloc_size = sizeof(struct higmac_priv),
601 .platdata_auto_alloc_size = sizeof(struct eth_pdata),