1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * (C) Copyright 2006-2008
11 * Configuration settings for the DevKit8000 board.
17 /* High Level Configuration Options */
18 #define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT8000
21 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22 * 64 bytes before this address should be set aside for u-boot.img's
23 * header. That is 0x800FFFC0--0x80100000 should not be used for any
27 #define CONFIG_SPL_BSS_START_ADDR 0x80000500 /* leave space for bootargs*/
28 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
30 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
31 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
33 /* Physical Memory Map */
35 #include <configs/ti_omap3_common.h>
37 #define CONFIG_REVISION_TAG 1
39 /* Hardware drivers */
41 #define CONFIG_NET_RETRY_COUNT 20
42 #define CONFIG_DRIVER_DM9000 1
43 #define CONFIG_DM9000_BASE 0x2c000000
44 #define DM9000_IO CONFIG_DM9000_BASE
45 #define DM9000_DATA (CONFIG_DM9000_BASE + 0x400)
46 #define CONFIG_DM9000_USE_16BIT 1
47 #define CONFIG_DM9000_NO_SROM 1
48 #undef CONFIG_DM9000_DEBUG
53 #define CONFIG_JFFS2_NAND
54 /* nand device jffs2 lives on */
55 #define CONFIG_JFFS2_DEV "nand0"
56 /* start of jffs2 partition */
57 #define CONFIG_JFFS2_PART_OFFSET 0x680000
58 #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
61 /* BOOTP/DHCP options */
62 #define CONFIG_BOOTP_NISDOMAIN
63 #define CONFIG_BOOTP_BOOTFILESIZE
64 #define CONFIG_BOOTP_TIMEOFFSET
65 #undef CONFIG_BOOTP_VENDOREX
67 /* Environment information */
68 #define CONFIG_EXTRA_ENV_SETTINGS \
69 "loadaddr=0x82000000\0" \
70 "console=ttyO2,115200n8\0" \
73 "dvimode=1024x768MR-16@60\0" \
74 "defaultdisplay=dvi\0" \
75 "nfsopts=hard,tcp,rsize=65536,wsize=65536\0" \
78 "setenv bootargs console=${console} " \
80 "omapfb.mode=dvi:${dvimode} " \
81 "omapdss.def_disp=${defaultdisplay}\0" \
84 "setenv bootargs ${bootargs} " \
85 "root=/dev/mmcblk0p2 " \
90 "setenv bootargs ${bootargs} " \
91 "omapfb.mode=dvi:${dvimode} " \
92 "omapdss.def_disp=${defaultdisplay} " \
93 "root=/dev/mtdblock4 " \
98 "setenv bootargs ${bootargs} " \
100 "nfsroot=${serverip}:${rootpath},${nfsopts} " \
101 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off " \
104 "dnsip2=${dnsip2}\0" \
105 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
106 "bootscript=echo Running bootscript from mmc ...; " \
107 "source ${loadaddr}\0" \
108 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
109 "eraseenv=nand unlock 0x260000 0x20000; nand erase 0x260000 0x20000\0" \
110 "mmcboot=echo Booting from mmc ...; " \
112 "bootm ${loadaddr}\0" \
113 "nandboot=echo Booting from nand ...; " \
115 "nand read ${loadaddr} 280000 400000; " \
116 "bootm ${loadaddr}\0" \
117 "netboot=echo Booting from network ...; " \
118 "dhcp ${loadaddr}; " \
120 "bootm ${loadaddr}\0" \
121 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
122 "if run loadbootscript; then " \
125 "if run loaduimage; then " \
127 "else run nandboot; " \
130 "else run nandboot; fi\0"
132 #define CONFIG_BOOTCOMMAND "run autoboot"
134 /* Boot Argument Buffer Size */
136 /* Defines for SPL */
138 /* NAND boot config */
139 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
140 #define CONFIG_SYS_NAND_PAGE_COUNT 64
141 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
142 #define CONFIG_SYS_NAND_OOBSIZE 64
143 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
144 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
145 #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
148 #define CONFIG_SYS_NAND_ECCSIZE 512
149 #define CONFIG_SYS_NAND_ECCBYTES 3
150 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
152 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
153 #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x200000
155 /* SPL OS boot options */
156 #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000
158 #undef CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR
159 #undef CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR
160 #undef CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS
161 #define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x500 /* address 0xa0000 */
162 #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x8 /* address 0x1000 */
163 #define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 8 /* 4KB */
165 #undef CONFIG_SYS_SPL_ARGS_ADDR
166 #define CONFIG_SYS_SPL_ARGS_ADDR (PHYS_SDRAM_1 + 0x100)
168 #endif /* __CONFIG_H */