2 * For clock initialization, see chapter 3 of the "MCIMX27 Multimedia
3 * Applications Processor Reference Manual, Rev. 0.2".
8 * SPDX-License-Identifier: GPL-2.0+
13 #include <asm/macro.h>
14 #include <asm/arch/imx-regs.h>
15 #include <generated/asm-offsets.h>
17 SOC_ESDCTL_BASE_W: .word IMX_ESD_BASE
18 SOC_SI_ID_REG_W: .word IMX_SYSTEM_CTL_BASE
19 SDRAM_ESDCFG_T1_W: .word SDRAM_ESDCFG_REGISTER_VAL(0)
20 SDRAM_ESDCFG_T2_W: .word SDRAM_ESDCFG_REGISTER_VAL(3)
21 SDRAM_PRECHARGE_CMD_W: .word (ESDCTL_SDE | ESDCTL_SMODE_PRECHARGE | \
22 ESDCTL_ROW13 | ESDCTL_COL10)
23 SDRAM_AUTOREF_CMD_W: .word (ESDCTL_SDE | ESDCTL_SMODE_AUTO_REF | \
24 ESDCTL_ROW13 | ESDCTL_COL10)
25 SDRAM_LOADMODE_CMD_W: .word (ESDCTL_SDE | ESDCTL_SMODE_LOAD_MODE | \
26 ESDCTL_ROW13 | ESDCTL_COL10)
27 SDRAM_NORMAL_CMD_W: .word SDRAM_ESDCTL_REGISTER_VAL
31 * setup AIPI1 and AIPI2
33 write32 AIPI1_PSR0, AIPI1_PSR0_VAL
34 write32 AIPI1_PSR1, AIPI1_PSR1_VAL
35 write32 AIPI2_PSR0, AIPI2_PSR0_VAL
36 write32 AIPI2_PSR1, AIPI2_PSR1_VAL
42 /* disable MPLL/SPLL first */
44 bic r1, r1, #(CSCR_MPEN|CSCR_SPEN)
47 write32 MPCTL0, MPCTL0_VAL
48 write32 SPCTL0, SPCTL0_VAL
50 write32 CSCR, CSCR_VAL | CSCR_MPLL_RESTART | CSCR_SPLL_RESTART
57 /* peripheral clock divider */
58 write32 PCDR0, PCDR0_VAL
59 write32 PCDR1, PCDR1_VAL
61 /* Configure PCCR0 and PCCR1 */
62 write32 PCCR0, PCCR0_VAL
63 write32 PCCR1, PCCR1_VAL
65 .endm /* init_clock */
68 ldr r0, SOC_ESDCTL_BASE_W
71 /* Do initial reset */
72 mov r1, #ESDMISC_MDDR_DL_RST
73 str r1, [r0, #ESDMISC_ROF]
75 /* Hold for more than 200ns */
78 /* Activate LPDDR iface */
79 mov r1, #ESDMISC_MDDREN
80 str r1, [r0, #ESDMISC_ROF]
82 /* Check The chip version TO1 or TO2 */
83 ldr r1, SOC_SI_ID_REG_W
85 ands r1, r1, #0xF0000000
86 /* add Latency on CAS only for TO2 */
87 ldreq r1, SDRAM_ESDCFG_T2_W
88 ldrne r1, SDRAM_ESDCFG_T1_W
89 str r1, [r0, #ESDCFG0_ROF]
91 /* Run initialization sequence */
92 ldr r1, SDRAM_PRECHARGE_CMD_W
93 str r1, [r0, #ESDCTL0_ROF]
94 ldr r1, [r2, #SDRAM_ALL_VAL]
96 ldr r1, SDRAM_AUTOREF_CMD_W
97 str r1, [r0, #ESDCTL0_ROF]
98 ldr r1, [r2, #SDRAM_ALL_VAL]
99 ldr r1, [r2, #SDRAM_ALL_VAL]
101 ldr r1, SDRAM_LOADMODE_CMD_W
102 str r1, [r0, #ESDCTL0_ROF]
103 ldrb r1, [r2, #SDRAM_MODE_REGISTER_VAL]
104 add r3, r2, #SDRAM_EXT_MODE_REGISTER_VAL
107 ldr r1, SDRAM_NORMAL_CMD_W
108 str r1, [r0, #ESDCTL0_ROF]
110 #if (CONFIG_NR_DRAM_BANKS > 1)
112 mov r2, #PHYS_SDRAM_2
114 /* Check The chip version TO1 or TO2 */
115 ldr r1, SOC_SI_ID_REG_W
117 ands r1, r1, #0xF0000000
118 /* add Latency on CAS only for TO2 */
119 ldreq r1, SDRAM_ESDCFG_T2_W
120 ldrne r1, SDRAM_ESDCFG_T1_W
121 str r1, [r0, #ESDCFG1_ROF]
123 /* Run initialization sequence */
124 ldr r1, SDRAM_PRECHARGE_CMD_W
125 str r1, [r0, #ESDCTL1_ROF]
126 ldr r1, [r2, #SDRAM_ALL_VAL]
128 ldr r1, SDRAM_AUTOREF_CMD_W
129 str r1, [r0, #ESDCTL1_ROF]
130 ldr r1, [r2, #SDRAM_ALL_VAL]
131 ldr r1, [r2, #SDRAM_ALL_VAL]
133 ldr r1, SDRAM_LOADMODE_CMD_W
134 str r1, [r0, #ESDCTL1_ROF]
135 ldrb r1, [r2, #SDRAM_MODE_REGISTER_VAL]
136 add r3, r2, #SDRAM_EXT_MODE_REGISTER_VAL
139 ldr r1, SDRAM_NORMAL_CMD_W
140 str r1, [r0, #ESDCTL1_ROF]
141 #endif /* CONFIG_NR_DRAM_BANKS > 1 */
143 .endm /* sdram_init */