1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
9 #include <asm/u-boot.h>
10 #include <asm/utils.h>
12 #include <asm/arch/reset_manager.h>
14 #include <asm/arch/system_manager.h>
15 #include <asm/arch/freeze_controller.h>
16 #include <asm/arch/clock_manager.h>
17 #include <asm/arch/scan_manager.h>
18 #include <asm/arch/sdram.h>
19 #include <asm/arch/scu.h>
20 #include <asm/arch/misc.h>
21 #include <asm/arch/nic301.h>
22 #include <asm/sections.h>
25 #include <asm/arch/pinmux.h>
27 DECLARE_GLOBAL_DATA_PTR;
29 static const struct socfpga_system_manager *sysmgr_regs =
30 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
32 u32 spl_boot_device(void)
34 const u32 bsel = readl(&sysmgr_regs->bootinfo);
36 switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
37 case 0x1: /* FPGA (HPS2FPGA Bridge) */
38 return BOOT_DEVICE_RAM;
39 case 0x2: /* NAND Flash (1.8V) */
40 case 0x3: /* NAND Flash (3.0V) */
41 socfpga_per_reset(SOCFPGA_RESET(NAND), 0);
42 return BOOT_DEVICE_NAND;
43 case 0x4: /* SD/MMC External Transceiver (1.8V) */
44 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
45 socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
46 socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
47 return BOOT_DEVICE_MMC1;
48 case 0x6: /* QSPI Flash (1.8V) */
49 case 0x7: /* QSPI Flash (3.0V) */
50 socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
51 return BOOT_DEVICE_SPI;
53 printf("Invalid boot device (bsel=%08x)!\n", bsel);
58 #ifdef CONFIG_SPL_MMC_SUPPORT
59 u32 spl_boot_mode(const u32 boot_device)
61 #if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
64 return MMCSD_MODE_RAW;
69 void spl_board_init(void)
71 /* enable console uart printing */
72 preloader_console_init();
78 void board_init_f(ulong dummy)
82 socfpga_init_security_policies();
83 socfpga_sdram_remap_zero();
85 /* Assert reset to all except L4WD0 and L4TIMER0 */
86 socfpga_per_reset_all();
87 socfpga_watchdog_disable();
91 /* Configure the clock based on handoff */
92 cm_basic_init(gd->fdt_blob);
94 #ifdef CONFIG_HW_WATCHDOG
95 /* release osc1 watchdog timer 0 from reset */
96 socfpga_reset_deassert_osc1wd0();
98 /* reconfigure and enable the watchdog */
101 #endif /* CONFIG_HW_WATCHDOG */
103 config_dedicated_pins(gd->fdt_blob);