1 // SPDX-License-Identifier: GPL-2.0-only
3 * Device Tree Source for AM4372 SoC
5 * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com/
8 #include <dt-bindings/gpio/gpio.h>
9 #include <dt-bindings/interrupt-controller/arm-gic.h>
11 #include "skeleton.dtsi"
14 compatible = "ti,am4372", "ti,am43";
15 interrupt-parent = <&wakeupgen>;
23 ethernet0 = &cpsw_emac0;
24 ethernet1 = &cpsw_emac1;
32 compatible = "arm,cortex-a9";
36 clocks = <&dpll_mpu_ck>;
39 clock-latency = <300000>; /* From omap-cpufreq driver */
43 gic: interrupt-controller@48241000 {
44 compatible = "arm,cortex-a9-gic";
46 #interrupt-cells = <3>;
47 reg = <0x48241000 0x1000>,
49 interrupt-parent = <&gic>;
52 wakeupgen: interrupt-controller@48281000 {
53 compatible = "ti,omap4-wugen-mpu";
55 #interrupt-cells = <3>;
56 reg = <0x48281000 0x1000>;
57 interrupt-parent = <&gic>;
60 l2-cache-controller@48242000 {
61 compatible = "arm,pl310-cache";
62 reg = <0x48242000 0x1000>;
68 compatible = "ti,am4372-l3-noc", "simple-bus";
72 ti,hwmods = "l3_main";
73 reg = <0x44000000 0x400000
75 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
76 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
78 l4_wkup: l4_wkup@44c00000 {
79 compatible = "ti,am4-l4-wkup", "simple-bus";
82 ranges = <0 0x44c00000 0x287000>;
85 compatible = "ti,am4-prcm";
86 reg = <0x1f0000 0x11000>;
93 prcm_clockdomains: clockdomains {
98 compatible = "ti,am4-scm", "simple-bus";
99 reg = <0x210000 0x4000>;
100 #address-cells = <1>;
102 ranges = <0 0x210000 0x4000>;
104 am43xx_pinmux: pinmux@800 {
105 compatible = "ti,am437-padconf",
108 #interrupt-cells = <1>;
109 interrupt-controller;
110 pinctrl-single,register-width = <32>;
111 pinctrl-single,function-mask = <0xffffffff>;
114 scm_conf: scm_conf@0 {
115 compatible = "syscon";
119 #address-cells = <1>;
124 scm_clockdomains: clockdomains {
129 emif: emif@4c000000 {
130 compatible = "ti,emif-am4372";
131 reg = <0x4c000000 0x1000000>;
135 edma: edma@49000000 {
136 compatible = "ti,edma3";
137 ti,hwmods = "tpcc", "tptc0", "tptc1", "tptc2";
138 reg = <0x49000000 0x10000>,
140 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
141 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
142 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
146 uart0: serial@44e09000 {
147 compatible = "ti,am4372-uart","ti,omap2-uart";
148 reg = <0x44e09000 0x2000>;
150 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
154 uart1: serial@48022000 {
155 compatible = "ti,am4372-uart","ti,omap2-uart";
156 reg = <0x48022000 0x2000>;
158 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
163 uart2: serial@48024000 {
164 compatible = "ti,am4372-uart","ti,omap2-uart";
165 reg = <0x48024000 0x2000>;
167 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
172 uart3: serial@481a6000 {
173 compatible = "ti,am4372-uart","ti,omap2-uart";
174 reg = <0x481a6000 0x2000>;
176 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
181 uart4: serial@481a8000 {
182 compatible = "ti,am4372-uart","ti,omap2-uart";
183 reg = <0x481a8000 0x2000>;
185 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
190 uart5: serial@481aa000 {
191 compatible = "ti,am4372-uart","ti,omap2-uart";
192 reg = <0x481aa000 0x2000>;
194 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
199 mailbox: mailbox@480C8000 {
200 compatible = "ti,omap4-mailbox";
201 reg = <0x480C8000 0x200>;
202 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
203 ti,hwmods = "mailbox";
205 ti,mbox-num-users = <4>;
206 ti,mbox-num-fifos = <8>;
207 mbox_wkupm3: wkup_m3 {
208 ti,mbox-tx = <0 0 0>;
209 ti,mbox-rx = <0 0 3>;
213 timer1: timer@44e31000 {
214 compatible = "ti,am4372-timer-1ms","ti,am335x-timer-1ms";
215 reg = <0x44e31000 0x400>;
216 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
218 ti,hwmods = "timer1";
221 timer2: timer@48040000 {
222 compatible = "ti,am4372-timer","ti,am335x-timer";
223 reg = <0x48040000 0x400>;
224 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
225 ti,hwmods = "timer2";
228 timer3: timer@48042000 {
229 compatible = "ti,am4372-timer","ti,am335x-timer";
230 reg = <0x48042000 0x400>;
231 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
232 ti,hwmods = "timer3";
236 timer4: timer@48044000 {
237 compatible = "ti,am4372-timer","ti,am335x-timer";
238 reg = <0x48044000 0x400>;
239 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
241 ti,hwmods = "timer4";
245 timer5: timer@48046000 {
246 compatible = "ti,am4372-timer","ti,am335x-timer";
247 reg = <0x48046000 0x400>;
248 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
250 ti,hwmods = "timer5";
254 timer6: timer@48048000 {
255 compatible = "ti,am4372-timer","ti,am335x-timer";
256 reg = <0x48048000 0x400>;
257 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
259 ti,hwmods = "timer6";
263 timer7: timer@4804a000 {
264 compatible = "ti,am4372-timer","ti,am335x-timer";
265 reg = <0x4804a000 0x400>;
266 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
268 ti,hwmods = "timer7";
272 timer8: timer@481c1000 {
273 compatible = "ti,am4372-timer","ti,am335x-timer";
274 reg = <0x481c1000 0x400>;
275 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
276 ti,hwmods = "timer8";
280 timer9: timer@4833d000 {
281 compatible = "ti,am4372-timer","ti,am335x-timer";
282 reg = <0x4833d000 0x400>;
283 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
284 ti,hwmods = "timer9";
288 timer10: timer@4833f000 {
289 compatible = "ti,am4372-timer","ti,am335x-timer";
290 reg = <0x4833f000 0x400>;
291 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
292 ti,hwmods = "timer10";
296 timer11: timer@48341000 {
297 compatible = "ti,am4372-timer","ti,am335x-timer";
298 reg = <0x48341000 0x400>;
299 interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
300 ti,hwmods = "timer11";
304 counter32k: counter@44e86000 {
305 compatible = "ti,am4372-counter32k","ti,omap-counter32k";
306 reg = <0x44e86000 0x40>;
307 ti,hwmods = "counter_32k";
311 compatible = "ti,am4372-rtc","ti,da830-rtc";
312 reg = <0x44e3e000 0x1000>;
313 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH
314 GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
320 compatible = "ti,am4372-wdt","ti,omap3-wdt";
321 reg = <0x44e35000 0x1000>;
322 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
323 ti,hwmods = "wd_timer2";
326 gpio0: gpio@44e07000 {
327 compatible = "ti,am4372-gpio","ti,omap4-gpio";
328 reg = <0x44e07000 0x1000>;
329 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
332 interrupt-controller;
333 #interrupt-cells = <2>;
338 gpio1: gpio@4804c000 {
339 compatible = "ti,am4372-gpio","ti,omap4-gpio";
340 reg = <0x4804c000 0x1000>;
341 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
344 interrupt-controller;
345 #interrupt-cells = <2>;
350 gpio2: gpio@481ac000 {
351 compatible = "ti,am4372-gpio","ti,omap4-gpio";
352 reg = <0x481ac000 0x1000>;
353 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
356 interrupt-controller;
357 #interrupt-cells = <2>;
362 gpio3: gpio@481ae000 {
363 compatible = "ti,am4372-gpio","ti,omap4-gpio";
364 reg = <0x481ae000 0x1000>;
365 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
368 interrupt-controller;
369 #interrupt-cells = <2>;
374 gpio4: gpio@48320000 {
375 compatible = "ti,am4372-gpio","ti,omap4-gpio";
376 reg = <0x48320000 0x1000>;
377 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
380 interrupt-controller;
381 #interrupt-cells = <2>;
386 gpio5: gpio@48322000 {
387 compatible = "ti,am4372-gpio","ti,omap4-gpio";
388 reg = <0x48322000 0x1000>;
389 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
392 interrupt-controller;
393 #interrupt-cells = <2>;
398 hwspinlock: spinlock@480ca000 {
399 compatible = "ti,omap4-hwspinlock";
400 reg = <0x480ca000 0x1000>;
401 ti,hwmods = "spinlock";
406 compatible = "ti,am4372-i2c","ti,omap4-i2c";
407 reg = <0x44e0b000 0x1000>;
408 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
410 #address-cells = <1>;
416 compatible = "ti,am4372-i2c","ti,omap4-i2c";
417 reg = <0x4802a000 0x1000>;
418 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
420 #address-cells = <1>;
426 compatible = "ti,am4372-i2c","ti,omap4-i2c";
427 reg = <0x4819c000 0x1000>;
428 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
430 #address-cells = <1>;
436 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
437 reg = <0x48030000 0x400>;
438 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
440 #address-cells = <1>;
446 compatible = "ti,omap4-hsmmc";
447 reg = <0x48060000 0x1000>;
450 ti,needs-special-reset;
453 dma-names = "tx", "rx";
454 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
459 compatible = "ti,omap4-hsmmc";
460 reg = <0x481d8000 0x1000>;
462 ti,needs-special-reset;
465 dma-names = "tx", "rx";
466 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
471 compatible = "ti,omap4-hsmmc";
472 reg = <0x47810000 0x1000>;
474 ti,needs-special-reset;
475 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
480 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
481 reg = <0x481a0000 0x400>;
482 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
484 #address-cells = <1>;
490 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
491 reg = <0x481a2000 0x400>;
492 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
494 #address-cells = <1>;
500 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
501 reg = <0x481a4000 0x400>;
502 interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
504 #address-cells = <1>;
510 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
511 reg = <0x48345000 0x400>;
512 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
514 #address-cells = <1>;
519 mac: ethernet@4a100000 {
520 compatible = "ti,am4372-cpsw","ti,cpsw";
521 reg = <0x4a100000 0x800
523 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH
524 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH
525 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH
526 GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
527 #address-cells = <1>;
529 ti,hwmods = "cpgmac0";
530 clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>;
531 clock-names = "fck", "cpts";
533 cpdma_channels = <8>;
534 ale_entries = <1024>;
535 bd_ram_size = <0x2000>;
538 mac_control = <0x20>;
541 cpts_clock_mult = <0x80000000>;
542 cpts_clock_shift = <29>;
543 syscon = <&scm_conf>;
546 davinci_mdio: mdio@4a101000 {
547 compatible = "ti,am4372-mdio","ti,davinci_mdio";
548 reg = <0x4a101000 0x100>;
549 #address-cells = <1>;
551 ti,hwmods = "davinci_mdio";
552 bus_freq = <1000000>;
556 cpsw_emac0: slave@4a100200 {
557 /* Filled in by U-Boot */
558 mac-address = [ 00 00 00 00 00 00 ];
561 cpsw_emac1: slave@4a100300 {
562 /* Filled in by U-Boot */
563 mac-address = [ 00 00 00 00 00 00 ];
566 phy_sel: cpsw-phy-sel@44e10650 {
567 compatible = "ti,am43xx-cpsw-phy-sel";
568 reg= <0x44e10650 0x4>;
569 reg-names = "gmii-sel";
573 epwmss0: epwmss@48300000 {
574 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
575 reg = <0x48300000 0x10>;
576 #address-cells = <1>;
579 ti,hwmods = "epwmss0";
582 ecap0: ecap@48300100 {
583 compatible = "ti,am4372-ecap","ti,am33xx-ecap";
585 reg = <0x48300100 0x80>;
590 ehrpwm0: ehrpwm@48300200 {
591 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
593 reg = <0x48300200 0x80>;
594 ti,hwmods = "ehrpwm0";
599 epwmss1: epwmss@48302000 {
600 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
601 reg = <0x48302000 0x10>;
602 #address-cells = <1>;
605 ti,hwmods = "epwmss1";
608 ecap1: ecap@48302100 {
609 compatible = "ti,am4372-ecap","ti,am33xx-ecap";
611 reg = <0x48302100 0x80>;
616 ehrpwm1: ehrpwm@48302200 {
617 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
619 reg = <0x48302200 0x80>;
620 ti,hwmods = "ehrpwm1";
625 epwmss2: epwmss@48304000 {
626 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
627 reg = <0x48304000 0x10>;
628 #address-cells = <1>;
631 ti,hwmods = "epwmss2";
634 ecap2: ecap@48304100 {
635 compatible = "ti,am4372-ecap","ti,am33xx-ecap";
637 reg = <0x48304100 0x80>;
642 ehrpwm2: ehrpwm@48304200 {
643 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
645 reg = <0x48304200 0x80>;
646 ti,hwmods = "ehrpwm2";
651 epwmss3: epwmss@48306000 {
652 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
653 reg = <0x48306000 0x10>;
654 #address-cells = <1>;
657 ti,hwmods = "epwmss3";
660 ehrpwm3: ehrpwm@48306200 {
661 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
663 reg = <0x48306200 0x80>;
664 ti,hwmods = "ehrpwm3";
669 epwmss4: epwmss@48308000 {
670 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
671 reg = <0x48308000 0x10>;
672 #address-cells = <1>;
675 ti,hwmods = "epwmss4";
678 ehrpwm4: ehrpwm@48308200 {
679 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
681 reg = <0x48308200 0x80>;
682 ti,hwmods = "ehrpwm4";
687 epwmss5: epwmss@4830a000 {
688 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
689 reg = <0x4830a000 0x10>;
690 #address-cells = <1>;
693 ti,hwmods = "epwmss5";
696 ehrpwm5: ehrpwm@4830a200 {
697 compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm";
699 reg = <0x4830a200 0x80>;
700 ti,hwmods = "ehrpwm5";
705 tscadc: tscadc@44e0d000 {
706 compatible = "ti,am3359-tscadc";
707 reg = <0x44e0d000 0x1000>;
708 ti,hwmods = "adc_tsc";
709 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
710 clocks = <&adc_tsc_fck>;
715 compatible = "ti,am3359-tsc";
719 #io-channel-cells = <1>;
720 compatible = "ti,am3359-adc";
725 sham: sham@53100000 {
726 compatible = "ti,omap5-sham";
728 reg = <0x53100000 0x300>;
731 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
735 compatible = "ti,omap4-aes";
737 reg = <0x53501000 0xa0>;
738 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
741 dma-names = "tx", "rx";
745 compatible = "ti,omap4-des";
747 reg = <0x53701000 0xa0>;
748 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
751 dma-names = "tx", "rx";
754 mcasp0: mcasp@48038000 {
755 compatible = "ti,am33xx-mcasp-audio";
756 ti,hwmods = "mcasp0";
757 reg = <0x48038000 0x2000>,
758 <0x46000000 0x400000>;
759 reg-names = "mpu", "dat";
760 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
761 <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
762 interrupt-names = "tx", "rx";
766 dma-names = "tx", "rx";
769 mcasp1: mcasp@4803C000 {
770 compatible = "ti,am33xx-mcasp-audio";
771 ti,hwmods = "mcasp1";
772 reg = <0x4803C000 0x2000>,
773 <0x46400000 0x400000>;
774 reg-names = "mpu", "dat";
775 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
776 <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
777 interrupt-names = "tx", "rx";
781 dma-names = "tx", "rx";
785 compatible = "ti,am3352-elm";
786 reg = <0x48080000 0x2000>;
787 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
789 clocks = <&l4ls_gclk>;
794 gpmc: gpmc@50000000 {
795 compatible = "ti,am3352-gpmc";
797 clocks = <&l3s_gclk>;
799 reg = <0x50000000 0x2000>;
800 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
802 gpmc,num-waitpins = <2>;
803 #address-cells = <2>;
805 interrupt-controller;
806 #interrupt-cells = <2>;
810 am43xx_control_usb2phy1: control-phy@44e10620 {
811 compatible = "ti,control-phy-usb2-am437";
812 reg = <0x44e10620 0x4>;
816 am43xx_control_usb2phy2: control-phy@0x44e10628 {
817 compatible = "ti,control-phy-usb2-am437";
818 reg = <0x44e10628 0x4>;
822 ocp2scp0: ocp2scp@483a8000 {
823 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
824 #address-cells = <1>;
827 ti,hwmods = "ocp2scp0";
829 usb2_phy1: phy@483a8000 {
830 compatible = "ti,am437x-usb2";
831 reg = <0x483a8000 0x8000>;
832 ctrl-module = <&am43xx_control_usb2phy1>;
833 clocks = <&usb_phy0_always_on_clk32k>,
834 <&usb_otg_ss0_refclk960m>;
835 clock-names = "wkupclk", "refclk";
841 ocp2scp1: ocp2scp@483e8000 {
842 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
843 #address-cells = <1>;
846 ti,hwmods = "ocp2scp1";
848 usb2_phy2: phy@483e8000 {
849 compatible = "ti,am437x-usb2";
850 reg = <0x483e8000 0x8000>;
851 ctrl-module = <&am43xx_control_usb2phy2>;
852 clocks = <&usb_phy1_always_on_clk32k>,
853 <&usb_otg_ss1_refclk960m>;
854 clock-names = "wkupclk", "refclk";
860 dwc3_1: omap_dwc3@48380000 {
861 compatible = "ti,am437x-dwc3";
862 ti,hwmods = "usb_otg_ss0";
863 reg = <0x48380000 0x10000>;
864 interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
865 #address-cells = <1>;
871 compatible = "synopsys,dwc3";
872 reg = <0x48390000 0x10000>;
873 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
875 phy-names = "usb2-phy";
876 maximum-speed = "high-speed";
879 snps,dis_u3_susphy_quirk;
880 snps,dis_u2_susphy_quirk;
884 dwc3_2: omap_dwc3@483c0000 {
885 compatible = "ti,am437x-dwc3";
886 ti,hwmods = "usb_otg_ss1";
887 reg = <0x483c0000 0x10000>;
888 interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
889 #address-cells = <1>;
895 compatible = "synopsys,dwc3";
896 reg = <0x483d0000 0x10000>;
897 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
899 phy-names = "usb2-phy";
900 maximum-speed = "high-speed";
903 snps,dis_u3_susphy_quirk;
904 snps,dis_u2_susphy_quirk;
908 qspi: qspi@47900000 {
909 compatible = "ti,am4372-qspi";
910 reg = <0x47900000 0x100>,
911 <0x30000000 0x4000000>;
912 reg-names = "qspi_base", "qspi_mmap";
913 #address-cells = <1>;
916 interrupts = <0 138 0x4>;
922 compatible = "ti,am4372-hdq";
923 reg = <0x48347000 0x1000>;
924 interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
925 clocks = <&func_12m_clk>;
932 compatible = "ti,omap3-dss";
933 reg = <0x4832a000 0x200>;
935 ti,hwmods = "dss_core";
936 clocks = <&disp_clk>;
938 #address-cells = <1>;
942 dispc: dispc@4832a400 {
943 compatible = "ti,omap3-dispc";
944 reg = <0x4832a400 0x400>;
945 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
946 ti,hwmods = "dss_dispc";
947 clocks = <&disp_clk>;
951 rfbi: rfbi@4832a800 {
952 compatible = "ti,omap3-rfbi";
953 reg = <0x4832a800 0x100>;
954 ti,hwmods = "dss_rfbi";
955 clocks = <&disp_clk>;
961 ocmcram: ocmcram@40300000 {
962 compatible = "mmio-sram";
963 reg = <0x40300000 0x40000>; /* 256k */
966 dcan0: can@481cc000 {
967 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
968 ti,hwmods = "d_can0";
969 clocks = <&dcan0_fck>;
971 reg = <0x481cc000 0x2000>;
972 syscon-raminit = <&scm_conf 0x644 0>;
973 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
977 dcan1: can@481d0000 {
978 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
979 ti,hwmods = "d_can1";
980 clocks = <&dcan1_fck>;
982 reg = <0x481d0000 0x2000>;
983 syscon-raminit = <&scm_conf 0x644 1>;
984 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
988 vpfe0: vpfe@48326000 {
989 compatible = "ti,am437x-vpfe";
990 reg = <0x48326000 0x2000>;
991 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
996 vpfe1: vpfe@48328000 {
997 compatible = "ti,am437x-vpfe";
998 reg = <0x48328000 0x2000>;
999 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
1000 ti,hwmods = "vpfe1";
1001 status = "disabled";
1006 /include/ "am43xx-clocks.dtsi"