1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2018-2020 NXP
7 #include <clock_legacy.h>
10 #include <dm/platform_data/serial_pl01x.h>
18 #include <fdt_support.h>
19 #include <linux/bitops.h>
20 #include <linux/libfdt.h>
21 #include <linux/delay.h>
22 #include <fsl-mc/fsl_mc.h>
23 #include <env_internal.h>
24 #include <efi_loader.h>
25 #include <asm/arch/mmu.h>
27 #include <asm/arch/clock.h>
28 #include <asm/arch/config.h>
29 #include <asm/arch/fsl_serdes.h>
30 #include <asm/arch/soc.h>
31 #include "../common/qixis.h"
32 #include "../common/vid.h"
33 #include <fsl_immap.h>
34 #include <asm/arch-fsl-layerscape/fsl_icid.h>
38 #include "../common/emc2305.h"
41 #if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
42 #define CFG_MUX_I2C_SDHC(reg, value) ((reg & 0x3f) | value)
43 #define SET_CFG_MUX1_SDHC1_SDHC(reg) (reg & 0x3f)
44 #define SET_CFG_MUX2_SDHC1_SPI(reg, value) ((reg & 0xcf) | value)
45 #define SET_CFG_MUX3_SDHC1_SPI(reg, value) ((reg & 0xf8) | value)
46 #define SET_CFG_MUX_SDHC2_DSPI(reg, value) ((reg & 0xf8) | value)
47 #define SET_CFG_MUX1_SDHC1_DSPI(reg, value) ((reg & 0x3f) | value)
48 #define SDHC1_BASE_PMUX_DSPI 2
49 #define SDHC2_BASE_PMUX_DSPI 2
50 #define IIC5_PMUX_SPI3 3
51 #endif /* CONFIG_TARGET_LX2160AQDS or CONFIG_TARGET_LX2162AQDS */
53 DECLARE_GLOBAL_DATA_PTR;
55 static struct pl01x_serial_platdata serial0 = {
56 #if CONFIG_CONS_INDEX == 0
57 .base = CONFIG_SYS_SERIAL0,
58 #elif CONFIG_CONS_INDEX == 1
59 .base = CONFIG_SYS_SERIAL1,
61 #error "Unsupported console index value."
66 U_BOOT_DEVICE(nxp_serial0) = {
67 .name = "serial_pl01x",
71 static struct pl01x_serial_platdata serial1 = {
72 .base = CONFIG_SYS_SERIAL1,
76 U_BOOT_DEVICE(nxp_serial1) = {
77 .name = "serial_pl01x",
81 int select_i2c_ch_pca9547(u8 ch)
86 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
90 ret = i2c_get_chip_for_busnum(0, I2C_MUX_PCA_ADDR_PRI, 1, &dev);
92 ret = dm_i2c_write(dev, 0, &ch, 1);
95 puts("PCA: failed to select proper channel\n");
102 static void uart_get_clock(void)
104 serial0.clock = get_serial_clock();
105 serial1.clock = get_serial_clock();
108 int board_early_init_f(void)
110 #ifdef CONFIG_SYS_I2C_EARLY_INIT
113 /* get required clock for UART IP */
116 #ifdef CONFIG_EMC2305
117 select_i2c_ch_pca9547(I2C_MUX_CH_EMC2305);
118 emc2305_init(I2C_EMC2305_ADDR);
119 set_fan_speed(I2C_EMC2305_PWM, I2C_EMC2305_ADDR);
120 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
123 fsl_lsch3_early_init_f();
127 #ifdef CONFIG_OF_BOARD_FIXUP
128 int board_fix_fdt(void *fdt)
130 char *reg_names, *reg_name;
131 int names_len, old_name_len, new_name_len, remaining_names_len;
135 } reg_names_map[] = {
137 { "pf_ctrl", "ctrl" }
141 if (IS_SVR_REV(get_svr(), 1, 0))
144 off = fdt_node_offset_by_compatible(fdt, -1, "fsl,lx2160a-pcie");
145 while (off != -FDT_ERR_NOTFOUND) {
146 fdt_setprop(fdt, off, "compatible", "fsl,ls-pcie",
147 strlen("fsl,ls-pcie") + 1);
149 reg_names = (char *)fdt_getprop(fdt, off, "reg-names",
154 reg_name = reg_names;
155 remaining_names_len = names_len - (reg_name - reg_names);
157 while ((i < ARRAY_SIZE(reg_names_map)) && remaining_names_len) {
158 old_name_len = strlen(reg_names_map[i].old_str);
159 new_name_len = strlen(reg_names_map[i].new_str);
160 if (memcmp(reg_name, reg_names_map[i].old_str,
161 old_name_len) == 0) {
162 /* first only leave required bytes for new_str
163 * and copy rest of the string after it
165 memcpy(reg_name + new_name_len,
166 reg_name + old_name_len,
167 remaining_names_len - old_name_len);
168 /* Now copy new_str */
169 memcpy(reg_name, reg_names_map[i].new_str,
171 names_len -= old_name_len;
172 names_len += new_name_len;
176 reg_name = memchr(reg_name, '\0', remaining_names_len);
182 remaining_names_len = names_len -
183 (reg_name - reg_names);
186 fdt_setprop(fdt, off, "reg-names", reg_names, names_len);
187 off = fdt_node_offset_by_compatible(fdt, off,
195 #if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
196 void esdhc_dspi_status_fixup(void *blob)
198 const char esdhc0_path[] = "/soc/esdhc@2140000";
199 const char esdhc1_path[] = "/soc/esdhc@2150000";
200 const char dspi0_path[] = "/soc/spi@2100000";
201 const char dspi1_path[] = "/soc/spi@2110000";
202 const char dspi2_path[] = "/soc/spi@2120000";
204 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
209 /* Check RCW field sdhc1_base_pmux to enable/disable
210 * esdhc0/dspi0 DT node
212 sdhc1_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
213 & FSL_CHASSIS3_SDHC1_BASE_PMUX_MASK;
214 sdhc1_base_pmux >>= FSL_CHASSIS3_SDHC1_BASE_PMUX_SHIFT;
216 if (sdhc1_base_pmux == SDHC1_BASE_PMUX_DSPI) {
217 do_fixup_by_path(blob, dspi0_path, "status", "okay",
219 do_fixup_by_path(blob, esdhc0_path, "status", "disabled",
220 sizeof("disabled"), 1);
222 do_fixup_by_path(blob, esdhc0_path, "status", "okay",
224 do_fixup_by_path(blob, dspi0_path, "status", "disabled",
225 sizeof("disabled"), 1);
228 /* Check RCW field sdhc2_base_pmux to enable/disable
229 * esdhc1/dspi1 DT node
231 sdhc2_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR13_REGSR - 1])
232 & FSL_CHASSIS3_SDHC2_BASE_PMUX_MASK;
233 sdhc2_base_pmux >>= FSL_CHASSIS3_SDHC2_BASE_PMUX_SHIFT;
235 if (sdhc2_base_pmux == SDHC2_BASE_PMUX_DSPI) {
236 do_fixup_by_path(blob, dspi1_path, "status", "okay",
238 do_fixup_by_path(blob, esdhc1_path, "status", "disabled",
239 sizeof("disabled"), 1);
241 do_fixup_by_path(blob, esdhc1_path, "status", "okay",
243 do_fixup_by_path(blob, dspi1_path, "status", "disabled",
244 sizeof("disabled"), 1);
247 /* Check RCW field IIC5 to enable dspi2 DT node */
248 iic5_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
249 & FSL_CHASSIS3_IIC5_PMUX_MASK;
250 iic5_pmux >>= FSL_CHASSIS3_IIC5_PMUX_SHIFT;
252 if (iic5_pmux == IIC5_PMUX_SPI3)
253 do_fixup_by_path(blob, dspi2_path, "status", "okay",
256 do_fixup_by_path(blob, dspi2_path, "status", "disabled",
257 sizeof("disabled"), 1);
261 int esdhc_status_fixup(void *blob, const char *compat)
263 #if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
264 /* Enable esdhc and dspi DT nodes based on RCW fields */
265 esdhc_dspi_status_fixup(blob);
267 /* Enable both esdhc DT nodes for LX2160ARDB */
268 do_fixup_by_compat(blob, compat, "status", "okay",
274 #if defined(CONFIG_VID)
275 int i2c_multiplexer_select_vid_channel(u8 channel)
277 return select_i2c_ch_pca9547(channel);
280 int init_func_vid(void)
284 if (IS_SVR_REV(get_svr(), 1, 0))
285 set_vid = adjust_vdd(800);
287 set_vid = adjust_vdd(0);
290 printf("core voltage not adjusted\n");
298 enum boot_src src = get_boot_src();
301 #if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
303 static const char *const freq[] = {"100", "125", "156.25",
304 "161.13", "322.26", "", "", "",
305 "", "", "", "", "", "", "",
306 "100 separate SSCG"};
310 #if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
311 printf("Board: %s-QDS, ", buf);
313 printf("Board: %s-RDB, ", buf);
316 sw = QIXIS_READ(arch);
317 printf("Board version: %c, boot from ", (sw & 0xf) - 1 + 'A');
319 if (src == BOOT_SOURCE_SD_MMC) {
321 } else if (src == BOOT_SOURCE_SD_MMC2) {
324 sw = QIXIS_READ(brdcfg[0]);
325 sw = (sw >> QIXIS_XMAP_SHIFT) & QIXIS_XMAP_MASK;
329 puts("FlexSPI DEV#0\n");
332 puts("FlexSPI DEV#1\n");
336 puts("FlexSPI EMU\n");
339 printf("invalid setting, xmap: %d\n", sw);
343 #if defined(CONFIG_TARGET_LX2160ARDB)
344 printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
346 puts("SERDES1 Reference: Clock1 = 161.13MHz Clock2 = 161.13MHz\n");
347 puts("SERDES2 Reference: Clock1 = 100MHz Clock2 = 100MHz\n");
348 puts("SERDES3 Reference: Clock1 = 100MHz Clock2 = 100MHz\n");
350 printf("FPGA: v%d (%s), build %d",
351 (int)QIXIS_READ(scver), qixis_read_tag(buf),
352 (int)qixis_read_minor());
353 /* the timestamp string contains "\n" at the end */
354 printf(" on %s", qixis_read_time(buf));
356 puts("SERDES1 Reference : ");
357 sw = QIXIS_READ(brdcfg[2]);
359 printf("Clock1 = %sMHz ", freq[clock]);
360 #if defined(CONFIG_TARGET_LX2160AQDS)
362 printf("Clock2 = %sMHz", freq[clock]);
364 sw = QIXIS_READ(brdcfg[3]);
365 puts("\nSERDES2 Reference : ");
367 printf("Clock1 = %sMHz ", freq[clock]);
369 printf("Clock2 = %sMHz\n", freq[clock]);
370 #if defined(CONFIG_TARGET_LX2160AQDS)
371 sw = QIXIS_READ(brdcfg[12]);
372 puts("SERDES3 Reference : ");
374 printf("Clock1 = %sMHz Clock2 = %sMHz\n", freq[clock], freq[clock]);
380 #if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
382 * implementation of CONFIG_ESDHC_DETECT_QUIRK Macro.
384 u8 qixis_esdhc_detect_quirk(void)
388 * Specifies the type of card installed in the SDHC1 adapter slot.
390 * 001= eMMC V4.5 adapter is installed.
391 * 010= SD/MMC 3.3V adapter is installed.
392 * 011= eMMC V4.4 adapter is installed.
393 * 100= eMMC V5.0 adapter is installed.
394 * 101= MMC card/Legacy (3.3V) adapter is installed.
395 * 110= SDCard V2/V3 adapter installed.
396 * 111= no adapter is installed.
398 return ((QIXIS_READ(sdhc1) & QIXIS_SDID_MASK) !=
399 QIXIS_ESDHC_NO_ADAPTER);
402 static void esdhc_adapter_card_ident(void)
406 val = QIXIS_READ(sdhc1);
407 card_id = val & QIXIS_SDID_MASK;
410 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
411 /* Power cycle to card */
412 val &= ~QIXIS_SDHC1_S1V3;
413 QIXIS_WRITE(sdhc1, val);
415 val |= QIXIS_SDHC1_S1V3;
416 QIXIS_WRITE(sdhc1, val);
417 /* Route to SDHC1_VS */
418 val = QIXIS_READ(brdcfg[11]);
419 val |= QIXIS_SDHC1_VS;
420 QIXIS_WRITE(brdcfg[11], val);
427 int config_board_mux(void)
429 u8 reg11, reg5, reg13;
430 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
435 /* Routes {I2C2_SCL, I2C2_SDA} to SDHC1 as {SDHC1_CD_B, SDHC1_WP}.
436 * Routes {I2C3_SCL, I2C3_SDA} to CAN transceiver as {CAN1_TX,CAN1_RX}.
437 * Routes {I2C4_SCL, I2C4_SDA} to CAN transceiver as {CAN2_TX,CAN2_RX}.
438 * Qixis and remote systems are isolated from the I2C1 bus.
439 * Processor connections are still available.
440 * SPI2 CS2_B controls EN25S64 SPI memory device.
441 * SPI3 CS2_B controls EN25S64 SPI memory device.
442 * EC2 connects to PHY #2 using RGMII protocol.
443 * CLK_OUT connects to FPGA for clock measurement.
446 reg5 = QIXIS_READ(brdcfg[5]);
447 reg5 = CFG_MUX_I2C_SDHC(reg5, 0x40);
448 QIXIS_WRITE(brdcfg[5], reg5);
450 /* Check RCW field sdhc1_base_pmux
451 * esdhc0 : sdhc1_base_pmux = 0
452 * dspi0 : sdhc1_base_pmux = 2
454 sdhc1_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
455 & FSL_CHASSIS3_SDHC1_BASE_PMUX_MASK;
456 sdhc1_base_pmux >>= FSL_CHASSIS3_SDHC1_BASE_PMUX_SHIFT;
458 if (sdhc1_base_pmux == SDHC1_BASE_PMUX_DSPI) {
459 reg11 = QIXIS_READ(brdcfg[11]);
460 reg11 = SET_CFG_MUX1_SDHC1_DSPI(reg11, 0x40);
461 QIXIS_WRITE(brdcfg[11], reg11);
463 /* - Routes {SDHC1_CMD, SDHC1_CLK } to SDHC1 adapter slot.
464 * {SDHC1_DAT3, SDHC1_DAT2} to SDHC1 adapter slot.
465 * {SDHC1_DAT1, SDHC1_DAT0} to SDHC1 adapter slot.
467 reg11 = QIXIS_READ(brdcfg[11]);
468 reg11 = SET_CFG_MUX1_SDHC1_SDHC(reg11);
469 QIXIS_WRITE(brdcfg[11], reg11);
472 /* Check RCW field sdhc2_base_pmux
473 * esdhc1 : sdhc2_base_pmux = 0 (default)
474 * dspi1 : sdhc2_base_pmux = 2
476 sdhc2_base_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR13_REGSR - 1])
477 & FSL_CHASSIS3_SDHC2_BASE_PMUX_MASK;
478 sdhc2_base_pmux >>= FSL_CHASSIS3_SDHC2_BASE_PMUX_SHIFT;
480 if (sdhc2_base_pmux == SDHC2_BASE_PMUX_DSPI) {
481 reg13 = QIXIS_READ(brdcfg[13]);
482 reg13 = SET_CFG_MUX_SDHC2_DSPI(reg13, 0x01);
483 QIXIS_WRITE(brdcfg[13], reg13);
485 reg13 = QIXIS_READ(brdcfg[13]);
486 reg13 = SET_CFG_MUX_SDHC2_DSPI(reg13, 0x00);
487 QIXIS_WRITE(brdcfg[13], reg13);
490 /* Check RCW field IIC5 to enable dspi2 DT nodei
493 iic5_pmux = gur_in32(&gur->rcwsr[FSL_CHASSIS3_RCWSR12_REGSR - 1])
494 & FSL_CHASSIS3_IIC5_PMUX_MASK;
495 iic5_pmux >>= FSL_CHASSIS3_IIC5_PMUX_SHIFT;
497 if (iic5_pmux == IIC5_PMUX_SPI3) {
498 /* - Routes {SDHC1_DAT4} to SPI3 devices as {SPI3_M_CS0_B}. */
499 reg11 = QIXIS_READ(brdcfg[11]);
500 reg11 = SET_CFG_MUX2_SDHC1_SPI(reg11, 0x10);
501 QIXIS_WRITE(brdcfg[11], reg11);
503 /* - Routes {SDHC1_DAT5, SDHC1_DAT6} nowhere.
504 * {SDHC1_DAT7, SDHC1_DS } to {nothing, SPI3_M0_CLK }.
505 * {I2C5_SCL, I2C5_SDA } to {SPI3_M0_MOSI, SPI3_M0_MISO}.
507 reg11 = QIXIS_READ(brdcfg[11]);
508 reg11 = SET_CFG_MUX3_SDHC1_SPI(reg11, 0x01);
509 QIXIS_WRITE(brdcfg[11], reg11);
512 * If {SDHC1_DAT4} has been configured to route to SDHC1_VS,
514 * Otherwise route {SDHC1_DAT4} to SDHC1 adapter slot.
516 reg11 = QIXIS_READ(brdcfg[11]);
517 if ((reg11 & 0x30) != 0x30) {
518 reg11 = SET_CFG_MUX2_SDHC1_SPI(reg11, 0x00);
519 QIXIS_WRITE(brdcfg[11], reg11);
522 /* - Routes {SDHC1_DAT5, SDHC1_DAT6} to SDHC1 adapter slot.
523 * {SDHC1_DAT7, SDHC1_DS } to SDHC1 adapter slot.
524 * {I2C5_SCL, I2C5_SDA } to SDHC1 adapter slot.
526 reg11 = QIXIS_READ(brdcfg[11]);
527 reg11 = SET_CFG_MUX3_SDHC1_SPI(reg11, 0x00);
528 QIXIS_WRITE(brdcfg[11], reg11);
534 int board_early_init_r(void)
536 esdhc_adapter_card_ident();
539 #elif defined(CONFIG_TARGET_LX2160ARDB)
540 int config_board_mux(void)
544 brdcfg = QIXIS_READ(brdcfg[4]);
545 /* The BRDCFG4 register controls general board configuration.
546 *|-------------------------------------------|
548 *|-------------------------------------------|
549 *|5 | CAN I/O Enable (net CFG_CAN_EN_B):|
550 *|CAN_EN | 0= CAN transceivers are disabled. |
551 *| | 1= CAN transceivers are enabled. |
552 *|-------------------------------------------|
554 brdcfg |= BIT_MASK(5);
555 QIXIS_WRITE(brdcfg[4], brdcfg);
560 int config_board_mux(void)
566 unsigned long get_board_sys_clk(void)
568 #if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
569 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
571 switch (sysclk_conf & 0x03) {
572 case QIXIS_SYSCLK_100:
574 case QIXIS_SYSCLK_125:
576 case QIXIS_SYSCLK_133:
585 unsigned long get_board_ddr_clk(void)
587 #if defined(CONFIG_TARGET_LX2160AQDS) || defined(CONFIG_TARGET_LX2162AQDS)
588 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
590 switch ((ddrclk_conf & 0x30) >> 4) {
591 case QIXIS_DDRCLK_100:
593 case QIXIS_DDRCLK_125:
595 case QIXIS_DDRCLK_133:
606 #if defined(CONFIG_FSL_MC_ENET) && defined(CONFIG_TARGET_LX2160ARDB)
607 u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
609 #ifdef CONFIG_ENV_IS_NOWHERE
610 gd->env_addr = (ulong)&default_environment[0];
613 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
615 #if defined(CONFIG_FSL_MC_ENET) && defined(CONFIG_TARGET_LX2160ARDB)
616 /* invert AQR107 IRQ pins polarity */
617 out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR107_IRQ_MASK);
620 #ifdef CONFIG_FSL_CAAM
624 #if !defined(CONFIG_SYS_EARLY_PCI_INIT) && defined(CONFIG_DM_ETH)
630 void detail_board_ddr_info(void)
636 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
637 ddr_size += gd->bd->bi_dram[i].size;
638 print_size(ddr_size, "");
642 #ifdef CONFIG_MISC_INIT_R
643 int misc_init_r(void)
651 #ifdef CONFIG_FSL_MC_ENET
652 extern int fdt_fixup_board_phy(void *fdt);
654 void fdt_fixup_board_enet(void *fdt)
658 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
661 offset = fdt_path_offset(fdt, "/fsl-mc");
664 printf("%s: fsl-mc node not found in device tree (error %d)\n",
669 if (get_mc_boot_status() == 0 &&
670 (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0)) {
671 fdt_status_okay(fdt, offset);
672 #ifndef CONFIG_DM_ETH
673 fdt_fixup_board_phy(fdt);
676 fdt_status_fail(fdt, offset);
680 void board_quiesce_devices(void)
682 fsl_mc_ldpaa_exit(gd->bd);
686 #ifdef CONFIG_OF_BOARD_SETUP
687 int ft_board_setup(void *blob, struct bd_info *bd)
690 u16 mc_memory_bank = 0;
694 u64 mc_memory_base = 0;
695 u64 mc_memory_size = 0;
696 u16 total_memory_banks;
698 ft_cpu_setup(blob, bd);
700 fdt_fixup_mc_ddr(&mc_memory_base, &mc_memory_size);
702 if (mc_memory_base != 0)
705 total_memory_banks = CONFIG_NR_DRAM_BANKS + mc_memory_bank;
707 base = calloc(total_memory_banks, sizeof(u64));
708 size = calloc(total_memory_banks, sizeof(u64));
710 /* fixup DT for the three GPP DDR banks */
711 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
712 base[i] = gd->bd->bi_dram[i].start;
713 size[i] = gd->bd->bi_dram[i].size;
716 #ifdef CONFIG_RESV_RAM
717 /* reduce size if reserved memory is within this bank */
718 if (gd->arch.resv_ram >= base[0] &&
719 gd->arch.resv_ram < base[0] + size[0])
720 size[0] = gd->arch.resv_ram - base[0];
721 else if (gd->arch.resv_ram >= base[1] &&
722 gd->arch.resv_ram < base[1] + size[1])
723 size[1] = gd->arch.resv_ram - base[1];
724 else if (gd->arch.resv_ram >= base[2] &&
725 gd->arch.resv_ram < base[2] + size[2])
726 size[2] = gd->arch.resv_ram - base[2];
729 if (mc_memory_base != 0) {
730 for (i = 0; i <= total_memory_banks; i++) {
731 if (base[i] == 0 && size[i] == 0) {
732 base[i] = mc_memory_base;
733 size[i] = mc_memory_size;
739 fdt_fixup_memory_banks(blob, base, size, total_memory_banks);
742 fsl_fdt_fixup_dr_usb(blob, bd);
745 #ifdef CONFIG_FSL_MC_ENET
746 fdt_fsl_mc_fixup_iommu_map_entry(blob);
747 fdt_fixup_board_enet(blob);
749 fdt_fixup_icid(blob);
755 void qixis_dump_switch(void)
759 QIXIS_WRITE(cms[0], 0x00);
760 nr_of_cfgsw = QIXIS_READ(cms[1]);
762 puts("DIP switch settings dump:\n");
763 for (i = 1; i <= nr_of_cfgsw; i++) {
764 QIXIS_WRITE(cms[0], i);
765 printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));