1 /* SPDX-License-Identifier: GPL-2.0+ */
6 #ifndef __IMX8M_PHANBELL_H
7 #define __IMX8M_PHANBELL_H
9 #include <linux/sizes.h>
10 #include <asm/arch/imx-regs.h>
12 #define CONFIG_SPL_MAX_SIZE (172 * 1024)
13 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
14 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR
15 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300
17 #ifdef CONFIG_SPL_BUILD
18 /*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
19 #define CONFIG_SPL_WATCHDOG
20 #define CONFIG_SPL_DRIVERS_MISC
21 #define CONFIG_SPL_POWER
22 #define CONFIG_SPL_I2C
23 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
24 #define CONFIG_SPL_STACK 0x187FF0
25 #define CONFIG_SPL_LIBCOMMON_SUPPORT
26 #define CONFIG_SPL_LIBGENERIC_SUPPORT
27 #define CONFIG_SPL_GPIO
28 #define CONFIG_SPL_MMC_SUPPORT
29 #define CONFIG_SPL_BSS_START_ADDR 0x00180000
30 #define CONFIG_SPL_BSS_MAX_SIZE 0x2000 /* 8 KB */
31 #define CONFIG_SYS_SPL_MALLOC_START 0x42200000
32 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000 /* 512 KB */
33 #define CONFIG_SYS_SPL_PTE_RAM_BASE 0x41580000
35 /* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
36 #define CONFIG_MALLOC_F_ADDR 0x182000
37 /* For RAW image gives a error info not panic */
38 #define CONFIG_SPL_ABORT_ON_RAW_IMAGE
42 #undef CONFIG_DM_PMIC_PFUZE100
44 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
45 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
46 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
48 #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
51 #define CONFIG_POWER_I2C
54 #define CONFIG_REMAKE_ELF
58 #if defined(CONFIG_CMD_NET)
60 #define CONFIG_ETHPRIME "FEC"
62 #define CONFIG_FEC_MXC
63 #define CONFIG_FEC_XCV_TYPE RGMII
64 #define CONFIG_FEC_MXC_PHYADDR 0
65 #define FEC_QUIRK_ENET_MAC
67 #define CONFIG_PHY_GIGE
68 #define IMX_FEC_BASE 0x30BE0000
73 #define CONFIG_MFG_ENV_SETTINGS \
74 "initrd_addr=0x43800000\0" \
75 "initrd_high=0xffffffff\0" \
77 /* Initial environment variables */
78 #define CONFIG_EXTRA_ENV_SETTINGS \
79 CONFIG_MFG_ENV_SETTINGS \
82 "console=ttymxc0,115200\0" \
83 "fdt_addr=0x43000000\0" \
84 "fdt_high=0xffffffffffffffff\0" \
86 "fdt_file=imx8mq-phanbell.dtb\0" \
87 "initrd_addr=0x43800000\0" \
88 "initrd_high=0xffffffffffffffff\0" \
89 "mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \
90 "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
91 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
92 "mmcautodetect=yes\0" \
93 "mmcargs=setenv bootargs console=${console} root=${mmcroot}\0 " \
94 "loadbootscript=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
95 "bootscript=echo Running bootscript from mmc ...; " \
97 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
98 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
99 "mmcboot=echo Booting from mmc ...; " \
101 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
102 "if run loadfdt; then " \
103 "booti ${loadaddr} - ${fdt_addr}; " \
105 "echo WARN: Cannot load the DT; " \
108 "echo wait for boot; " \
110 "netargs=setenv bootargs console=${console} " \
112 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
113 "netboot=echo Booting from net ...; " \
115 "if test ${ip_dyn} = yes; then " \
116 "setenv get_cmd dhcp; " \
118 "setenv get_cmd tftp; " \
120 "${get_cmd} ${loadaddr} ${image}; " \
121 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
122 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
123 "booti ${loadaddr} - ${fdt_addr}; " \
125 "echo WARN: Cannot load the DT; " \
131 #define CONFIG_BOOTCOMMAND \
132 "mmc dev ${mmcdev}; if mmc rescan; then " \
133 "if run loadbootscript; then " \
136 "if run loadimage; then " \
138 "else run netboot; " \
141 "else booti ${loadaddr} - ${fdt_addr}; fi"
143 /* Link Definitions */
144 #define CONFIG_LOADADDR 0x40480000
146 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
148 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
149 #define CONFIG_SYS_INIT_RAM_SIZE 0x80000
150 #define CONFIG_SYS_INIT_SP_OFFSET \
151 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
152 #define CONFIG_SYS_INIT_SP_ADDR \
153 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
155 #define CONFIG_MMCROOT "/dev/mmcblk1p2" /* USDHC2 */
157 /* Size of malloc() pool */
158 #define CONFIG_SYS_MALLOC_LEN ((CONFIG_ENV_SIZE + (2 * 1024)) * 1024)
160 #define CONFIG_SYS_SDRAM_BASE 0x40000000
161 #define PHYS_SDRAM 0x40000000
162 #define PHYS_SDRAM_SIZE 0x40000000 /* 1GB DDR */
164 #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
165 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
166 (PHYS_SDRAM_SIZE >> 1))
168 #define CONFIG_MXC_UART_BASE UART1_BASE_ADDR
170 /* Monitor Command Prompt */
171 #define CONFIG_SYS_CBSIZE 1024
172 #define CONFIG_SYS_MAXARGS 64
173 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
174 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
175 sizeof(CONFIG_SYS_PROMPT) + 16)
177 #define CONFIG_IMX_BOOTAUX
179 #define CONFIG_SYS_FSL_USDHC_NUM 2
180 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
182 #define CONFIG_SYS_MMC_IMG_LOAD_PART 1
184 #define CONFIG_MXC_GPIO
187 #define CONFIG_SYS_I2C_SPEED 100000
189 #define CONFIG_OF_SYSTEM_SETUP
191 #ifndef CONFIG_SPL_BUILD
192 #define CONFIG_DM_PMIC