1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
4 $id: http://devicetree.org/schemas/mailbox/fsl,mu.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
7 title: NXP i.MX Messaging Unit (MU)
13 The Messaging Unit module enables two processors within the SoC to
14 communicate and coordinate by passing messages (e.g. data, status
15 and control) through the MU interface. The MU also provides the ability
16 for one processor to signal the other processor using interrupts.
18 Because the MU manages the messaging between processors, the MU uses
19 different clocks (from each side of the different peripheral buses).
20 Therefore, the MU must synchronize the accesses from one side to the
21 other. The MU accomplishes synchronization using two sets of matching
22 registers (Processor A-facing, Processor B-facing).
27 - const: fsl,imx6sx-mu
28 - const: fsl,imx7ulp-mu
29 - const: fsl,imx8ulp-mu
30 - const: fsl,imx8-mu-scu
31 - const: fsl,imx8-mu-seco
32 - const: fsl,imx93-mu-s4
33 - const: fsl,imx8ulp-mu-s4
36 - const: fsl,imx8ulp-mu
46 - const: fsl,imx6sx-mu
47 - description: To communicate with i.MX8 SCU with fast IPC
49 - const: fsl,imx8-mu-scu
53 - const: fsl,imx6sx-mu
70 <&phandle type channel>
71 phandle : Label name of controller
73 channel : Channel number
75 This MU support 6 type of unidirectional channels, each type
76 has 4 channels except RST channel which only has 1 channel.
77 A total of 21 channels. Following types are
79 0 - TX channel with 32bit transmit register and IRQ transmit
80 acknowledgment support.
81 1 - RX channel with 32bit receive register and IRQ support
82 2 - TX doorbell channel. Without own register and no ACK support.
83 3 - RX doorbell channel.
85 5 - Tx doorbell channel. With S/W ACK from the other side.
92 description: boolean, if present, means it is for side B MU.
125 additionalProperties: false
129 #include <dt-bindings/interrupt-controller/arm-gic.h>
132 compatible = "fsl,imx8qxp-mu", "fsl,imx6sx-mu";
133 reg = <0x5d1b0000 0x10000>;
134 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;