1 // SPDX-License-Identifier: GPL-2.0
3 * Allwinner SUNXI "glue layer"
8 * Based on the sw_usb "Allwinner OTG Dual Role Controller" code.
9 * Copyright 2007-2012 (C) Allwinner Technology Co., Ltd.
12 * Based on the DA8xx "glue layer" code.
14 * Copyright (C) 2005-2006 by Texas Instruments
16 * This file is part of the Inventra Controller Driver for Linux.
21 #include <generic-phy.h>
24 #include <phy-sun4i-usb.h>
26 #include <asm/arch/cpu.h>
27 #include <asm/arch/clock.h>
28 #include <asm/arch/gpio.h>
29 #include <asm-generic/gpio.h>
30 #include <dm/device_compat.h>
33 #include <linux/bitops.h>
34 #include <linux/delay.h>
35 #include <linux/usb/musb.h>
36 #include "linux-compat.h"
37 #include "musb_core.h"
38 #include "musb_uboot.h"
40 /******************************************************************************
41 ******************************************************************************
42 * From the Allwinner driver
43 ******************************************************************************
44 ******************************************************************************/
46 /******************************************************************************
47 * From include/sunxi_usb_bsp.h
48 ******************************************************************************/
51 #define USBC_REG_o_ISCR 0x0400
52 #define USBC_REG_o_PHYCTL 0x0404
53 #define USBC_REG_o_PHYBIST 0x0408
54 #define USBC_REG_o_PHYTUNE 0x040c
56 #define USBC_REG_o_VEND0 0x0043
58 /* Interface Status and Control */
59 #define USBC_BP_ISCR_VBUS_VALID_FROM_DATA 30
60 #define USBC_BP_ISCR_VBUS_VALID_FROM_VBUS 29
61 #define USBC_BP_ISCR_EXT_ID_STATUS 28
62 #define USBC_BP_ISCR_EXT_DM_STATUS 27
63 #define USBC_BP_ISCR_EXT_DP_STATUS 26
64 #define USBC_BP_ISCR_MERGED_VBUS_STATUS 25
65 #define USBC_BP_ISCR_MERGED_ID_STATUS 24
67 #define USBC_BP_ISCR_ID_PULLUP_EN 17
68 #define USBC_BP_ISCR_DPDM_PULLUP_EN 16
69 #define USBC_BP_ISCR_FORCE_ID 14
70 #define USBC_BP_ISCR_FORCE_VBUS_VALID 12
71 #define USBC_BP_ISCR_VBUS_VALID_SRC 10
73 #define USBC_BP_ISCR_HOSC_EN 7
74 #define USBC_BP_ISCR_VBUS_CHANGE_DETECT 6
75 #define USBC_BP_ISCR_ID_CHANGE_DETECT 5
76 #define USBC_BP_ISCR_DPDM_CHANGE_DETECT 4
77 #define USBC_BP_ISCR_IRQ_ENABLE 3
78 #define USBC_BP_ISCR_VBUS_CHANGE_DETECT_EN 2
79 #define USBC_BP_ISCR_ID_CHANGE_DETECT_EN 1
80 #define USBC_BP_ISCR_DPDM_CHANGE_DETECT_EN 0
82 /******************************************************************************
84 ******************************************************************************/
86 #define OFF_SUN6I_AHB_RESET0 0x2c0
88 struct sunxi_musb_config {
89 struct musb_hdrc_config *config;
93 struct musb_host_data mdata;
96 struct sunxi_musb_config *cfg;
100 #define to_sunxi_glue(d) container_of(d, struct sunxi_glue, dev)
102 static u32 USBC_WakeUp_ClearChangeDetect(u32 reg_val)
106 temp &= ~BIT(USBC_BP_ISCR_VBUS_CHANGE_DETECT);
107 temp &= ~BIT(USBC_BP_ISCR_ID_CHANGE_DETECT);
108 temp &= ~BIT(USBC_BP_ISCR_DPDM_CHANGE_DETECT);
113 static void USBC_EnableIdPullUp(__iomem void *base)
117 reg_val = musb_readl(base, USBC_REG_o_ISCR);
118 reg_val |= BIT(USBC_BP_ISCR_ID_PULLUP_EN);
119 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
120 musb_writel(base, USBC_REG_o_ISCR, reg_val);
123 static void USBC_EnableDpDmPullUp(__iomem void *base)
127 reg_val = musb_readl(base, USBC_REG_o_ISCR);
128 reg_val |= BIT(USBC_BP_ISCR_DPDM_PULLUP_EN);
129 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
130 musb_writel(base, USBC_REG_o_ISCR, reg_val);
133 static void USBC_ForceIdToLow(__iomem void *base)
137 reg_val = musb_readl(base, USBC_REG_o_ISCR);
138 reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID);
139 reg_val |= (0x02 << USBC_BP_ISCR_FORCE_ID);
140 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
141 musb_writel(base, USBC_REG_o_ISCR, reg_val);
144 static void USBC_ForceIdToHigh(__iomem void *base)
148 reg_val = musb_readl(base, USBC_REG_o_ISCR);
149 reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID);
150 reg_val |= (0x03 << USBC_BP_ISCR_FORCE_ID);
151 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
152 musb_writel(base, USBC_REG_o_ISCR, reg_val);
155 static void USBC_ForceVbusValidToLow(__iomem void *base)
159 reg_val = musb_readl(base, USBC_REG_o_ISCR);
160 reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID);
161 reg_val |= (0x02 << USBC_BP_ISCR_FORCE_VBUS_VALID);
162 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
163 musb_writel(base, USBC_REG_o_ISCR, reg_val);
166 static void USBC_ForceVbusValidToHigh(__iomem void *base)
170 reg_val = musb_readl(base, USBC_REG_o_ISCR);
171 reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID);
172 reg_val |= (0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID);
173 reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
174 musb_writel(base, USBC_REG_o_ISCR, reg_val);
177 static void USBC_ConfigFIFO_Base(void)
181 /* config usb fifo, 8kb mode */
182 reg_value = readl(SUNXI_SRAMC_BASE + 0x04);
183 reg_value &= ~(0x03 << 0);
185 writel(reg_value, SUNXI_SRAMC_BASE + 0x04);
188 /******************************************************************************
189 * Needed for the DFU polling magic
190 ******************************************************************************/
192 static u8 last_int_usb;
194 bool dfu_usb_get_reset(void)
196 return !!(last_int_usb & MUSB_INTR_RESET);
199 /******************************************************************************
201 ******************************************************************************/
203 static irqreturn_t sunxi_musb_interrupt(int irq, void *__hci)
205 struct musb *musb = __hci;
206 irqreturn_t retval = IRQ_NONE;
208 /* read and flush interrupts */
209 musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
210 last_int_usb = musb->int_usb;
212 musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
213 musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
215 musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
216 musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
218 musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
220 if (musb->int_usb || musb->int_tx || musb->int_rx)
221 retval |= musb_interrupt(musb);
226 /* musb_core does not call enable / disable in a balanced manner <sigh> */
227 static bool enabled = false;
229 static int sunxi_musb_enable(struct musb *musb)
231 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
234 pr_debug("%s():\n", __func__);
236 musb_ep_select(musb->mregs, 0);
237 musb_writeb(musb->mregs, MUSB_FADDR, 0);
242 /* select PIO mode */
243 musb_writeb(musb->mregs, USBC_REG_o_VEND0, 0);
245 if (is_host_enabled(musb)) {
246 ret = sun4i_usb_phy_vbus_detect(&glue->phy);
248 printf("A charger is plugged into the OTG: ");
252 ret = sun4i_usb_phy_id_detect(&glue->phy);
254 printf("No host cable detected: ");
258 ret = generic_phy_power_on(&glue->phy);
260 pr_debug("failed to power on USB PHY\n");
265 USBC_ForceVbusValidToHigh(musb->mregs);
271 static void sunxi_musb_disable(struct musb *musb)
273 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
276 pr_debug("%s():\n", __func__);
281 if (is_host_enabled(musb)) {
282 ret = generic_phy_power_off(&glue->phy);
284 pr_debug("failed to power off USB PHY\n");
289 USBC_ForceVbusValidToLow(musb->mregs);
290 mdelay(200); /* Wait for the current session to timeout */
295 static int sunxi_musb_init(struct musb *musb)
297 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
300 pr_debug("%s():\n", __func__);
302 ret = clk_enable(&glue->clk);
304 dev_err(musb->controller, "failed to enable clock\n");
308 if (reset_valid(&glue->rst)) {
309 ret = reset_deassert(&glue->rst);
311 dev_err(musb->controller, "failed to deassert reset\n");
316 ret = generic_phy_init(&glue->phy);
318 dev_dbg(musb->controller, "failed to init USB PHY\n");
322 musb->isr = sunxi_musb_interrupt;
324 USBC_ConfigFIFO_Base();
325 USBC_EnableDpDmPullUp(musb->mregs);
326 USBC_EnableIdPullUp(musb->mregs);
328 if (is_host_enabled(musb)) {
330 USBC_ForceIdToLow(musb->mregs);
332 /* Peripheral mode */
333 USBC_ForceIdToHigh(musb->mregs);
335 USBC_ForceVbusValidToHigh(musb->mregs);
340 if (reset_valid(&glue->rst))
341 reset_assert(&glue->rst);
343 clk_disable(&glue->clk);
347 static int sunxi_musb_exit(struct musb *musb)
349 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
352 if (generic_phy_valid(&glue->phy)) {
353 ret = generic_phy_exit(&glue->phy);
355 dev_dbg(musb->controller,
356 "failed to power off usb phy\n");
361 if (reset_valid(&glue->rst))
362 reset_assert(&glue->rst);
363 clk_disable(&glue->clk);
368 static void sunxi_musb_pre_root_reset_end(struct musb *musb)
370 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
372 sun4i_usb_phy_set_squelch_detect(&glue->phy, false);
375 static void sunxi_musb_post_root_reset_end(struct musb *musb)
377 struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
379 sun4i_usb_phy_set_squelch_detect(&glue->phy, true);
382 static const struct musb_platform_ops sunxi_musb_ops = {
383 .init = sunxi_musb_init,
384 .exit = sunxi_musb_exit,
385 .enable = sunxi_musb_enable,
386 .disable = sunxi_musb_disable,
387 .pre_root_reset_end = sunxi_musb_pre_root_reset_end,
388 .post_root_reset_end = sunxi_musb_post_root_reset_end,
391 /* Allwinner OTG supports up to 5 endpoints */
392 #define SUNXI_MUSB_MAX_EP_NUM 6
393 #define SUNXI_MUSB_RAM_BITS 11
395 static struct musb_fifo_cfg sunxi_musb_mode_cfg[] = {
396 MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
397 MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
398 MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
399 MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
400 MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
401 MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
402 MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
403 MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
404 MUSB_EP_FIFO_SINGLE(5, FIFO_TX, 512),
405 MUSB_EP_FIFO_SINGLE(5, FIFO_RX, 512),
408 /* H3/V3s OTG supports only 4 endpoints */
409 #define SUNXI_MUSB_MAX_EP_NUM_H3 5
411 static struct musb_fifo_cfg sunxi_musb_mode_cfg_h3[] = {
412 MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
413 MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
414 MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
415 MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
416 MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
417 MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
418 MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
419 MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
422 static struct musb_hdrc_config musb_config = {
423 .fifo_cfg = sunxi_musb_mode_cfg,
424 .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg),
427 .num_eps = SUNXI_MUSB_MAX_EP_NUM,
428 .ram_bits = SUNXI_MUSB_RAM_BITS,
431 static struct musb_hdrc_config musb_config_h3 = {
432 .fifo_cfg = sunxi_musb_mode_cfg_h3,
433 .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg_h3),
437 .num_eps = SUNXI_MUSB_MAX_EP_NUM_H3,
438 .ram_bits = SUNXI_MUSB_RAM_BITS,
441 static int musb_usb_probe(struct udevice *dev)
443 struct sunxi_glue *glue = dev_get_priv(dev);
444 struct musb_host_data *host = &glue->mdata;
445 struct musb_hdrc_platform_data pdata;
446 void *base = dev_read_addr_ptr(dev);
449 #ifdef CONFIG_USB_MUSB_HOST
450 struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
456 glue->cfg = (struct sunxi_musb_config *)dev_get_driver_data(dev);
460 ret = clk_get_by_index(dev, 0, &glue->clk);
462 dev_err(dev, "failed to get clock\n");
466 ret = reset_get_by_index(dev, 0, &glue->rst);
467 if (ret && ret != -ENOENT) {
468 dev_err(dev, "failed to get reset\n");
472 ret = generic_phy_get_by_name(dev, "usb", &glue->phy);
474 pr_err("failed to get usb PHY\n");
478 memset(&pdata, 0, sizeof(pdata));
480 pdata.platform_ops = &sunxi_musb_ops;
481 pdata.config = glue->cfg->config;
483 #ifdef CONFIG_USB_MUSB_HOST
484 priv->desc_before_addr = true;
486 pdata.mode = MUSB_HOST;
487 host->host = musb_init_controller(&pdata, &glue->dev, base);
491 ret = musb_lowlevel_init(host);
493 printf("Allwinner mUSB OTG (Host)\n");
495 pdata.mode = MUSB_PERIPHERAL;
496 host->host = musb_register(&pdata, &glue->dev, base);
500 printf("Allwinner mUSB OTG (Peripheral)\n");
506 static int musb_usb_remove(struct udevice *dev)
508 struct sunxi_glue *glue = dev_get_priv(dev);
509 struct musb_host_data *host = &glue->mdata;
511 musb_stop(host->host);
518 static const struct sunxi_musb_config sun4i_a10_cfg = {
519 .config = &musb_config,
522 static const struct sunxi_musb_config sun6i_a31_cfg = {
523 .config = &musb_config,
526 static const struct sunxi_musb_config sun8i_h3_cfg = {
527 .config = &musb_config_h3,
530 static const struct udevice_id sunxi_musb_ids[] = {
531 { .compatible = "allwinner,sun4i-a10-musb",
532 .data = (ulong)&sun4i_a10_cfg },
533 { .compatible = "allwinner,sun6i-a31-musb",
534 .data = (ulong)&sun6i_a31_cfg },
535 { .compatible = "allwinner,sun8i-a33-musb",
536 .data = (ulong)&sun6i_a31_cfg },
537 { .compatible = "allwinner,sun8i-h3-musb",
538 .data = (ulong)&sun8i_h3_cfg },
542 U_BOOT_DRIVER(usb_musb) = {
543 .name = "sunxi-musb",
544 #ifdef CONFIG_USB_MUSB_HOST
547 .id = UCLASS_USB_GADGET_GENERIC,
549 .of_match = sunxi_musb_ids,
550 .probe = musb_usb_probe,
551 .remove = musb_usb_remove,
552 #ifdef CONFIG_USB_MUSB_HOST
553 .ops = &musb_usb_ops,
555 .platdata_auto = sizeof(struct usb_platdata),
556 .priv_auto = sizeof(struct sunxi_glue),