1 // SPDX-License-Identifier: GPL-2.0+
8 #include <clk-uclass.h>
9 #include <clock_legacy.h>
14 #include <asm/global_data.h>
16 #include <dt-bindings/clk/mpc83xx-clk.h>
17 #include <asm/arch/soc.h>
18 #include <linux/bitops.h>
20 #include "mpc83xx_clk.h"
22 DECLARE_GLOBAL_DATA_PTR;
25 * struct mpc83xx_clk_priv - Private data structure for the MPC83xx clock
27 * @speed: Array containing the speed values of all system clocks (initialized
28 * once, then only read back)
30 struct mpc83xx_clk_priv {
31 u32 speed[MPC83XX_CLK_COUNT];
35 * is_clk_valid() - Check if clock ID is valid for given clock device
36 * @clk: The clock device for which to check a clock ID
37 * @id: The clock ID to check
39 * Return: true if clock ID is valid for clock device, false if not
41 static inline bool is_clk_valid(struct udevice *clk, int id)
43 ulong type = dev_get_driver_data(clk);
48 case MPC83XX_CLK_MEM_SEC:
49 return type == SOC_MPC8360;
51 return (type == SOC_MPC8308) || (type == SOC_MPC8309);
52 case MPC83XX_CLK_I2C1:
55 return type == SOC_MPC8315;
56 case MPC83XX_CLK_SDHC:
57 return mpc83xx_has_sdhc(type);
58 case MPC83XX_CLK_TSEC1:
59 case MPC83XX_CLK_TSEC2:
60 return mpc83xx_has_tsec(type);
61 case MPC83XX_CLK_USBDR:
62 return type == SOC_MPC8360;
63 case MPC83XX_CLK_USBMPH:
64 return type == SOC_MPC8349;
65 case MPC83XX_CLK_PCIEXP1:
66 return mpc83xx_has_pcie1(type);
67 case MPC83XX_CLK_PCIEXP2:
68 return mpc83xx_has_pcie2(type);
69 case MPC83XX_CLK_SATA:
70 return mpc83xx_has_sata(type);
71 case MPC83XX_CLK_DMAC:
72 return (type == SOC_MPC8308) || (type == SOC_MPC8309);
75 * FIXME: implement proper support for this.
77 return 0 && mpc83xx_has_pci(type);
80 case MPC83XX_CLK_I2C2:
81 return mpc83xx_has_second_i2c(type);
84 return mpc83xx_has_quicc_engine(type) && (type != SOC_MPC8309);
85 case MPC83XX_CLK_LCLK:
86 case MPC83XX_CLK_LBIU:
87 case MPC83XX_CLK_CORE:
95 * init_single_clk() - Initialize a clock with a given ID
96 * @dev: The clock device for which to initialize the clock
99 * The clock speed is read from the hardware's registers, and stored in the
100 * private data structure of the driver. From there it is only retrieved, and
103 * Return: 0 if OK, -ve on error
105 static int init_single_clk(struct udevice *dev, int clk)
107 struct mpc83xx_clk_priv *priv = dev_get_priv(dev);
108 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
109 ulong type = dev_get_driver_data(dev);
110 struct clk_mode mode;
112 u32 csb_clk = get_csb_clk(im);
115 ret = retrieve_mode(clk, type, &mode);
117 debug("%s: Could not retrieve mode for clk %d (ret = %d)\n",
118 dev->name, clk, ret);
122 if (mode.type == TYPE_INVALID) {
123 debug("%s: clock %d invalid\n", dev->name, clk);
127 if (mode.type == TYPE_SCCR_STANDARD) {
128 mask = GENMASK(31 - mode.low, 31 - mode.high);
130 switch (sccr_field(im, mask)) {
132 priv->speed[clk] = 0;
135 priv->speed[clk] = csb_clk;
138 priv->speed[clk] = csb_clk / 2;
141 priv->speed[clk] = csb_clk / 3;
144 priv->speed[clk] = 0;
150 if (mode.type == TYPE_SPMR_DIRECT_MULTIPLY) {
151 mask = GENMASK(31 - mode.low, 31 - mode.high);
153 priv->speed[clk] = csb_clk * (1 + sccr_field(im, mask));
157 if (clk == MPC83XX_CLK_CSB || clk == MPC83XX_CLK_I2C2) {
158 priv->speed[clk] = csb_clk; /* i2c-2 clk is equal to csb clk */
162 if (clk == MPC83XX_CLK_QE || clk == MPC83XX_CLK_BRG) {
163 u32 pci_sync_in = get_pci_sync_in(im);
164 u32 qepmf = spmr_field(im, SPMR_CEPMF);
165 u32 qepdf = spmr_field(im, SPMR_CEPDF);
166 u32 qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
168 if (clk == MPC83XX_CLK_QE)
169 priv->speed[clk] = qe_clk;
171 priv->speed[clk] = qe_clk / 2;
176 if (clk == MPC83XX_CLK_LCLK || clk == MPC83XX_CLK_LBIU) {
177 u32 lbiu_clk = csb_clk *
178 (1 + spmr_field(im, SPMR_LBIUCM));
179 u32 clkdiv = lcrr_field(im, LCRR_CLKDIV);
181 if (clk == MPC83XX_CLK_LBIU)
182 priv->speed[clk] = lbiu_clk;
188 priv->speed[clk] = lbiu_clk / clkdiv;
192 priv->speed[clk] = 0;
198 if (clk == MPC83XX_CLK_CORE) {
199 u8 corepll = spmr_field(im, SPMR_COREPLL);
200 u32 corecnf_tab_index = ((corepll & 0x1F) << 2) |
201 ((corepll & 0x60) >> 5);
203 if (corecnf_tab_index > (ARRAY_SIZE(corecnf_tab))) {
204 debug("%s: Core configuration index %02x too high; possible wrong value",
205 dev->name, corecnf_tab_index);
209 switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
212 priv->speed[clk] = csb_clk;
215 priv->speed[clk] = (3 * csb_clk) / 2;
218 priv->speed[clk] = 2 * csb_clk;
221 priv->speed[clk] = (5 * csb_clk) / 2;
224 priv->speed[clk] = 3 * csb_clk;
227 /* unknown core to csb ratio */
228 priv->speed[clk] = 0;
234 /* Unknown clk value -> error */
235 debug("%s: clock %d invalid\n", dev->name, clk);
240 * init_all_clks() - Initialize all clocks of a clock device
241 * @dev: The clock device whose clocks should be initialized
243 * Return: 0 if OK, -ve on error
245 static inline int init_all_clks(struct udevice *dev)
249 for (i = 0; i < MPC83XX_CLK_COUNT; i++) {
252 if (!is_clk_valid(dev, i))
255 ret = init_single_clk(dev, i);
257 debug("%s: Failed to initialize %s clock\n",
258 dev->name, names[i]);
266 static int mpc83xx_clk_request(struct clk *clock)
268 /* Reject requests of clocks that are not available */
269 if (is_clk_valid(clock->dev, clock->id))
275 static ulong mpc83xx_clk_get_rate(struct clk *clk)
277 struct mpc83xx_clk_priv *priv = dev_get_priv(clk->dev);
279 if (clk->id >= MPC83XX_CLK_COUNT) {
280 debug("%s: clock index %lu invalid\n", __func__, clk->id);
284 return priv->speed[clk->id];
287 static int mpc83xx_clk_enable(struct clk *clk)
289 /* MPC83xx clocks are always enabled */
295 /* Empty implementation to keep the prototype in common.h happy */
299 int get_serial_clock(void)
301 struct mpc83xx_clk_priv *priv;
305 ret = uclass_first_device_err(UCLASS_CLK, &clk);
307 debug("%s: Could not get clock device\n", __func__);
311 priv = dev_get_priv(clk);
313 return priv->speed[MPC83XX_CLK_CSB];
316 const struct clk_ops mpc83xx_clk_ops = {
317 .request = mpc83xx_clk_request,
318 .get_rate = mpc83xx_clk_get_rate,
319 .enable = mpc83xx_clk_enable,
322 static const struct udevice_id mpc83xx_clk_match[] = {
323 { .compatible = "fsl,mpc8308-clk", .data = SOC_MPC8308 },
324 { .compatible = "fsl,mpc8309-clk", .data = SOC_MPC8309 },
325 { .compatible = "fsl,mpc8313-clk", .data = SOC_MPC8313 },
326 { .compatible = "fsl,mpc8315-clk", .data = SOC_MPC8315 },
327 { .compatible = "fsl,mpc832x-clk", .data = SOC_MPC832X },
328 { .compatible = "fsl,mpc8349-clk", .data = SOC_MPC8349 },
329 { .compatible = "fsl,mpc8360-clk", .data = SOC_MPC8360 },
330 { .compatible = "fsl,mpc8379-clk", .data = SOC_MPC8379 },
334 static int mpc83xx_clk_probe(struct udevice *dev)
336 struct mpc83xx_clk_priv *priv = dev_get_priv(dev);
340 ret = init_all_clks(dev);
342 debug("%s: Could not initialize all clocks (ret = %d)\n",
347 type = dev_get_driver_data(dev);
349 if (mpc83xx_has_sdhc(type))
350 gd->arch.sdhc_clk = priv->speed[MPC83XX_CLK_SDHC];
352 gd->arch.core_clk = priv->speed[MPC83XX_CLK_CORE];
353 gd->arch.i2c1_clk = priv->speed[MPC83XX_CLK_I2C1];
354 if (mpc83xx_has_second_i2c(type))
355 gd->arch.i2c2_clk = priv->speed[MPC83XX_CLK_I2C2];
357 gd->mem_clk = priv->speed[MPC83XX_CLK_MEM];
359 if (mpc83xx_has_pci(type))
360 gd->pci_clk = priv->speed[MPC83XX_CLK_PCI];
362 gd->cpu_clk = priv->speed[MPC83XX_CLK_CORE];
363 gd->bus_clk = priv->speed[MPC83XX_CLK_CSB];
368 static int mpc83xx_clk_bind(struct udevice *dev)
371 struct udevice *sys_child;
374 * Since there is no corresponding device tree entry, and since the
375 * clock driver has to be present in either case, bind the sysreset
378 ret = device_bind_driver(dev, "mpc83xx_sysreset", "sysreset",
381 debug("%s: No sysreset driver: ret=%d\n",
387 U_BOOT_DRIVER(mpc83xx_clk) = {
388 .name = "mpc83xx_clk",
390 .of_match = mpc83xx_clk_match,
391 .ops = &mpc83xx_clk_ops,
392 .probe = mpc83xx_clk_probe,
393 .priv_auto = sizeof(struct mpc83xx_clk_priv),
394 .bind = mpc83xx_clk_bind,
397 static int do_clocks(struct cmd_tbl *cmdtp, int flag, int argc,
404 struct mpc83xx_clk_priv *priv;
406 ret = uclass_first_device_err(UCLASS_CLK, &clk);
408 debug("%s: Could not get clock device\n", __func__);
412 for (i = 0; i < MPC83XX_CLK_COUNT; i++) {
413 if (!is_clk_valid(clk, i))
416 priv = dev_get_priv(clk);
418 printf("%s = %s MHz\n", names[i], strmhz(buf, priv->speed[i]));
424 U_BOOT_CMD(clocks, 1, 1, do_clocks,
425 "display values of SoC's clocks",