3 * Copyright (C) 2010 Freescale Semiconductor, Inc.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
12 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
19 #include <linux/compiler.h>
20 #include <usb/ehci-fsl.h>
22 #include <asm/arch/imx-regs.h>
23 #include <asm/arch/clock.h>
24 #include <asm/arch/mx5x_pins.h>
25 #include <asm/arch/iomux.h>
29 #define MX5_USBOTHER_REGS_OFFSET 0x800
32 #define MXC_OTG_OFFSET 0
33 #define MXC_H1_OFFSET 0x200
34 #define MXC_H2_OFFSET 0x400
35 #define MXC_H3_OFFSET 0x600
37 #define MXC_USBCTRL_OFFSET 0
38 #define MXC_USB_PHY_CTR_FUNC_OFFSET 0x8
39 #define MXC_USB_PHY_CTR_FUNC2_OFFSET 0xc
40 #define MXC_USB_CTRL_1_OFFSET 0x10
41 #define MXC_USBH2CTRL_OFFSET 0x14
42 #define MXC_USBH3CTRL_OFFSET 0x18
45 /* OTG wakeup intr enable */
46 #define MXC_OTG_UCTRL_OWIE_BIT (1 << 27)
48 #define MXC_OTG_UCTRL_OPM_BIT (1 << 24)
49 /* OTG power pin polarity */
50 #define MXC_OTG_UCTRL_O_PWR_POL_BIT (1 << 24)
51 /* Host1 ULPI interrupt enable */
52 #define MXC_H1_UCTRL_H1UIE_BIT (1 << 12)
53 /* HOST1 wakeup intr enable */
54 #define MXC_H1_UCTRL_H1WIE_BIT (1 << 11)
55 /* HOST1 power mask */
56 #define MXC_H1_UCTRL_H1PM_BIT (1 << 8)
57 /* HOST1 power pin polarity */
58 #define MXC_H1_UCTRL_H1_PWR_POL_BIT (1 << 8)
60 /* USB_PHY_CTRL_FUNC */
61 /* OTG Polarity of Overcurrent */
62 #define MXC_OTG_PHYCTRL_OC_POL_BIT (1 << 9)
63 /* OTG Disable Overcurrent Event */
64 #define MXC_OTG_PHYCTRL_OC_DIS_BIT (1 << 8)
65 /* UH1 Polarity of Overcurrent */
66 #define MXC_H1_OC_POL_BIT (1 << 6)
67 /* UH1 Disable Overcurrent Event */
68 #define MXC_H1_OC_DIS_BIT (1 << 5)
69 /* OTG Power Pin Polarity */
70 #define MXC_OTG_PHYCTRL_PWR_POL_BIT (1 << 3)
73 #define MXC_H2_UCTRL_H2_OC_POL_BIT (1 << 31)
74 #define MXC_H2_UCTRL_H2_OC_DIS_BIT (1 << 30)
75 #define MXC_H2_UCTRL_H2UIE_BIT (1 << 8)
76 #define MXC_H2_UCTRL_H2WIE_BIT (1 << 7)
77 #define MXC_H2_UCTRL_H2PM_BIT (1 << 4)
78 #define MXC_H2_UCTRL_H2_PWR_POL_BIT (1 << 4)
81 #define MXC_H3_UCTRL_H3_OC_POL_BIT (1 << 31)
82 #define MXC_H3_UCTRL_H3_OC_DIS_BIT (1 << 30)
83 #define MXC_H3_UCTRL_H3UIE_BIT (1 << 8)
84 #define MXC_H3_UCTRL_H3WIE_BIT (1 << 7)
85 #define MXC_H3_UCTRL_H3_PWR_POL_BIT (1 << 4)
88 #define MXC_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
90 /* USB pin configuration */
91 #define USB_PAD_CONFIG (PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST | \
92 PAD_CTL_DRV_HIGH | PAD_CTL_100K_PU | \
93 PAD_CTL_HYS_ENABLE | PAD_CTL_PUE_PULL)
97 * Configure the MX51 USB H1 IOMUX
99 void setup_iomux_usb_h1(void)
101 mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_ALT0);
102 mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USB_PAD_CONFIG);
103 mxc_request_iomux(MX51_PIN_USBH1_CLK, IOMUX_CONFIG_ALT0);
104 mxc_iomux_set_pad(MX51_PIN_USBH1_CLK, USB_PAD_CONFIG);
105 mxc_request_iomux(MX51_PIN_USBH1_DIR, IOMUX_CONFIG_ALT0);
106 mxc_iomux_set_pad(MX51_PIN_USBH1_DIR, USB_PAD_CONFIG);
107 mxc_request_iomux(MX51_PIN_USBH1_NXT, IOMUX_CONFIG_ALT0);
108 mxc_iomux_set_pad(MX51_PIN_USBH1_NXT, USB_PAD_CONFIG);
110 mxc_request_iomux(MX51_PIN_USBH1_DATA0, IOMUX_CONFIG_ALT0);
111 mxc_iomux_set_pad(MX51_PIN_USBH1_DATA0, USB_PAD_CONFIG);
112 mxc_request_iomux(MX51_PIN_USBH1_DATA1, IOMUX_CONFIG_ALT0);
113 mxc_iomux_set_pad(MX51_PIN_USBH1_DATA1, USB_PAD_CONFIG);
114 mxc_request_iomux(MX51_PIN_USBH1_DATA2, IOMUX_CONFIG_ALT0);
115 mxc_iomux_set_pad(MX51_PIN_USBH1_DATA2, USB_PAD_CONFIG);
116 mxc_request_iomux(MX51_PIN_USBH1_DATA3, IOMUX_CONFIG_ALT0);
117 mxc_iomux_set_pad(MX51_PIN_USBH1_DATA3, USB_PAD_CONFIG);
118 mxc_request_iomux(MX51_PIN_USBH1_DATA4, IOMUX_CONFIG_ALT0);
119 mxc_iomux_set_pad(MX51_PIN_USBH1_DATA4, USB_PAD_CONFIG);
120 mxc_request_iomux(MX51_PIN_USBH1_DATA5, IOMUX_CONFIG_ALT0);
121 mxc_iomux_set_pad(MX51_PIN_USBH1_DATA5, USB_PAD_CONFIG);
122 mxc_request_iomux(MX51_PIN_USBH1_DATA6, IOMUX_CONFIG_ALT0);
123 mxc_iomux_set_pad(MX51_PIN_USBH1_DATA6, USB_PAD_CONFIG);
124 mxc_request_iomux(MX51_PIN_USBH1_DATA7, IOMUX_CONFIG_ALT0);
125 mxc_iomux_set_pad(MX51_PIN_USBH1_DATA7, USB_PAD_CONFIG);
129 * Configure the MX51 USB H2 IOMUX
131 void setup_iomux_usb_h2(void)
133 mxc_request_iomux(MX51_PIN_EIM_A24, IOMUX_CONFIG_ALT2);
134 mxc_iomux_set_pad(MX51_PIN_EIM_A24, USB_PAD_CONFIG);
135 mxc_request_iomux(MX51_PIN_EIM_A25, IOMUX_CONFIG_ALT2);
136 mxc_iomux_set_pad(MX51_PIN_EIM_A25, USB_PAD_CONFIG);
137 mxc_request_iomux(MX51_PIN_EIM_A26, IOMUX_CONFIG_ALT2);
138 mxc_iomux_set_pad(MX51_PIN_EIM_A26, USB_PAD_CONFIG);
139 mxc_request_iomux(MX51_PIN_EIM_A27, IOMUX_CONFIG_ALT2);
140 mxc_iomux_set_pad(MX51_PIN_EIM_A27, USB_PAD_CONFIG);
142 mxc_request_iomux(MX51_PIN_EIM_D16, IOMUX_CONFIG_ALT2);
143 mxc_iomux_set_pad(MX51_PIN_EIM_D16, USB_PAD_CONFIG);
144 mxc_request_iomux(MX51_PIN_EIM_D17, IOMUX_CONFIG_ALT2);
145 mxc_iomux_set_pad(MX51_PIN_EIM_D17, USB_PAD_CONFIG);
146 mxc_request_iomux(MX51_PIN_EIM_D18, IOMUX_CONFIG_ALT2);
147 mxc_iomux_set_pad(MX51_PIN_EIM_D18, USB_PAD_CONFIG);
148 mxc_request_iomux(MX51_PIN_EIM_D19, IOMUX_CONFIG_ALT2);
149 mxc_iomux_set_pad(MX51_PIN_EIM_D19, USB_PAD_CONFIG);
150 mxc_request_iomux(MX51_PIN_EIM_D20, IOMUX_CONFIG_ALT2);
151 mxc_iomux_set_pad(MX51_PIN_EIM_D20, USB_PAD_CONFIG);
152 mxc_request_iomux(MX51_PIN_EIM_D21, IOMUX_CONFIG_ALT2);
153 mxc_iomux_set_pad(MX51_PIN_EIM_D21, USB_PAD_CONFIG);
154 mxc_request_iomux(MX51_PIN_EIM_D22, IOMUX_CONFIG_ALT2);
155 mxc_iomux_set_pad(MX51_PIN_EIM_D22, USB_PAD_CONFIG);
156 mxc_request_iomux(MX51_PIN_EIM_D23, IOMUX_CONFIG_ALT2);
157 mxc_iomux_set_pad(MX51_PIN_EIM_D23, USB_PAD_CONFIG);
161 int mxc_set_usbcontrol(int port, unsigned int flags)
164 void __iomem *usb_base = (void __iomem *)OTG_BASE_ADDR;
165 void __iomem *usbother_base;
168 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
171 case 0: /* OTG port */
172 if (flags & MXC_EHCI_INTERNAL_PHY) {
173 v = __raw_readl(usbother_base +
174 MXC_USB_PHY_CTR_FUNC_OFFSET);
175 if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
176 v |= MXC_OTG_PHYCTRL_OC_POL_BIT;
178 v &= ~MXC_OTG_PHYCTRL_OC_POL_BIT;
179 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
180 /* OC/USBPWR is used */
181 v &= ~MXC_OTG_PHYCTRL_OC_DIS_BIT;
183 /* OC/USBPWR is not used */
184 v |= MXC_OTG_PHYCTRL_OC_DIS_BIT;
186 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
187 v |= MXC_OTG_PHYCTRL_PWR_POL_BIT;
189 v &= ~MXC_OTG_PHYCTRL_PWR_POL_BIT;
191 __raw_writel(v, usbother_base +
192 MXC_USB_PHY_CTR_FUNC_OFFSET);
194 v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
196 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
197 v &= ~MXC_OTG_UCTRL_OPM_BIT;
199 v |= MXC_OTG_UCTRL_OPM_BIT;
202 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
203 v |= MXC_OTG_UCTRL_O_PWR_POL_BIT;
205 v &= ~MXC_OTG_UCTRL_O_PWR_POL_BIT;
207 __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
210 case 1: /* Host 1 ULPI */
212 /* The clock for the USBH1 ULPI port will come externally
214 v = __raw_readl(usbother_base + MXC_USB_CTRL_1_OFFSET);
215 __raw_writel(v | MXC_USB_CTRL_UH1_EXT_CLK_EN, usbother_base +
216 MXC_USB_CTRL_1_OFFSET);
219 v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
221 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
222 v &= ~MXC_H1_UCTRL_H1PM_BIT; /* H1 power mask unused */
224 v |= MXC_H1_UCTRL_H1PM_BIT; /* H1 power mask used */
227 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
228 v |= MXC_H1_UCTRL_H1_PWR_POL_BIT;
230 v &= ~MXC_H1_UCTRL_H1_PWR_POL_BIT;
232 __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
234 v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
235 if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
236 v |= MXC_H1_OC_POL_BIT;
238 v &= ~MXC_H1_OC_POL_BIT;
239 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
240 v &= ~MXC_H1_OC_DIS_BIT; /* OC is used */
242 v |= MXC_H1_OC_DIS_BIT; /* OC is not used */
243 __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
246 case 2: /* Host 2 ULPI */
247 v = __raw_readl(usbother_base + MXC_USBH2CTRL_OFFSET);
249 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
250 v &= ~MXC_H2_UCTRL_H2PM_BIT; /* H2 power mask unused */
252 v |= MXC_H2_UCTRL_H2PM_BIT; /* H2 power mask used */
255 if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
256 v |= MXC_H2_UCTRL_H2_OC_POL_BIT;
258 v &= ~MXC_H2_UCTRL_H2_OC_POL_BIT;
259 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
260 v &= ~MXC_H2_UCTRL_H2_OC_DIS_BIT; /* OC is used */
262 v |= MXC_H2_UCTRL_H2_OC_DIS_BIT; /* OC is not used */
263 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
264 v |= MXC_H2_UCTRL_H2_PWR_POL_BIT;
266 v &= ~MXC_H2_UCTRL_H2_PWR_POL_BIT;
268 __raw_writel(v, usbother_base + MXC_USBH2CTRL_OFFSET);
271 case 3: /* Host 3 ULPI */
272 v = __raw_readl(usbother_base + MXC_USBH3CTRL_OFFSET);
273 if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
274 v |= MXC_H3_UCTRL_H3_OC_POL_BIT;
276 v &= ~MXC_H3_UCTRL_H3_OC_POL_BIT;
277 if (flags & MXC_EHCI_POWER_PINS_ENABLED)
278 v &= ~MXC_H3_UCTRL_H3_OC_DIS_BIT; /* OC is used */
280 v |= MXC_H3_UCTRL_H3_OC_DIS_BIT; /* OC is not used */
281 if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
282 v |= MXC_H3_UCTRL_H3_PWR_POL_BIT;
284 v &= ~MXC_H3_UCTRL_H3_PWR_POL_BIT;
285 __raw_writel(v, usbother_base + MXC_USBH3CTRL_OFFSET);
293 void __board_ehci_hcd_postinit(struct usb_ehci *ehci, int port)
297 void board_ehci_hcd_postinit(struct usb_ehci *ehci, int port)
298 __attribute((weak, alias("__board_ehci_hcd_postinit")));
300 int ehci_hcd_init(int index, struct ehci_hccr **hccr, struct ehci_hcor **hcor)
302 struct usb_ehci *ehci;
304 struct clkctl *sc_regs = (struct clkctl *)CCM_BASE_ADDR;
307 reg = __raw_readl(&sc_regs->cscmr1) & ~(1 << 26);
308 /* derive USB PHY clock multiplexer from PLL3 */
310 __raw_writel(reg, &sc_regs->cscmr1);
314 enable_usboh3_clk(1);
316 enable_usb_phy1_clk(1);
317 enable_usb_phy2_clk(1);
320 /* Do board specific initialization */
321 board_ehci_hcd_init(CONFIG_MXC_USB_PORT);
323 ehci = (struct usb_ehci *)(OTG_BASE_ADDR +
324 (0x200 * CONFIG_MXC_USB_PORT));
325 *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
326 *hcor = (struct ehci_hcor *)((uint32_t)*hccr +
327 HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
328 setbits_le32(&ehci->usbmode, CM_HOST);
330 __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
331 setbits_le32(&ehci->portsc, USB_EN);
333 mxc_set_usbcontrol(CONFIG_MXC_USB_PORT, CONFIG_MXC_USB_FLAGS);
336 /* Do board specific post-initialization */
337 board_ehci_hcd_postinit(ehci, CONFIG_MXC_USB_PORT);
342 int ehci_hcd_stop(int index)