3 * Copyright (C) 2013 Imagination Technologies
5 * SPDX-License-Identifier: GPL-2.0
12 #include <pci_gt64120.h>
13 #include <pci_msc01.h>
17 #include <asm/addrspace.h>
19 #include <asm/malta.h>
35 static void malta_lcd_puts(const char *str)
38 void *reg = (void *)CKSEG1ADDR(MALTA_ASCIIPOS0);
40 /* print up to 8 characters of the string */
41 for (i = 0; i < min((int)strlen(str), 8); i++) {
42 __raw_writel(str[i], reg);
43 reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
46 /* fill the rest of the display with spaces */
48 __raw_writel(' ', reg);
49 reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
53 static enum core_card malta_core_card(void)
57 rev = __raw_readl(CKSEG1ADDR(MALTA_REVISION));
58 corid = (rev & MALTA_REVISION_CORID_MSK) >> MALTA_REVISION_CORID_SHF;
61 case MALTA_REVISION_CORID_CORE_LV:
64 case MALTA_REVISION_CORID_CORE_FPGA6:
72 static enum sys_con malta_sys_con(void)
74 switch (malta_core_card()) {
76 return SYSCON_GT64120;
82 return SYSCON_UNKNOWN;
86 phys_size_t initdram(int board_type)
88 return CONFIG_SYS_MEM_SIZE;
95 malta_lcd_puts("U-boot");
96 puts("Board: MIPS Malta");
98 core = malta_core_card();
109 puts(" CoreUnknown");
116 int board_eth_init(bd_t *bis)
118 return pci_eth_init(bis);
121 void _machine_restart(void)
123 void __iomem *reset_base;
125 reset_base = (void __iomem *)CKSEG1ADDR(MALTA_RESET_BASE);
126 __raw_writel(GORESET, reset_base);
130 int board_early_init_f(void)
134 /* choose correct PCI I/O base */
135 switch (malta_sys_con()) {
137 io_base = (void *)CKSEG1ADDR(MALTA_GT_PCIIO_BASE);
141 io_base = (void *)CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE);
148 /* setup FDC37M817 super I/O controller */
149 malta_superio_init(io_base);
154 int misc_init_r(void)
161 struct serial_device *default_serial_console(void)
163 switch (malta_sys_con()) {
165 return &eserial1_device;
169 return &eserial2_device;
173 void pci_init_board(void)
179 switch (malta_sys_con()) {
181 set_io_port_base(CKSEG1ADDR(MALTA_GT_PCIIO_BASE));
183 gt64120_pci_init((void *)CKSEG1ADDR(MALTA_GT_BASE),
184 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
185 0x10000000, 0x10000000, 128 * 1024 * 1024,
186 0x00000000, 0x00000000, 0x20000);
191 set_io_port_base(CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE));
193 msc01_pci_init((void *)CKSEG1ADDR(MALTA_MSC01_PCI_BASE),
194 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
195 MALTA_MSC01_PCIMEM_MAP,
196 CKSEG1ADDR(MALTA_MSC01_PCIMEM_BASE),
197 MALTA_MSC01_PCIMEM_SIZE, MALTA_MSC01_PCIIO_MAP,
198 0x00000000, MALTA_MSC01_PCIIO_SIZE);
202 bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
203 PCI_DEVICE_ID_INTEL_82371AB_0, 0);
205 panic("Failed to find PIIX4 PCI bridge\n");
207 /* setup PCI interrupt routing */
208 pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCA, 10);
209 pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCB, 10);
210 pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCC, 11);
211 pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCD, 11);
213 /* mux SERIRQ onto SERIRQ pin */
214 pci_read_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, &val32);
215 val32 |= PCI_CFG_PIIX4_GENCFG_SERIRQ;
216 pci_write_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, val32);
218 /* enable SERIRQ - Linux currently depends upon this */
219 pci_read_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, &val8);
220 val8 |= PCI_CFG_PIIX4_SERIRQC_EN | PCI_CFG_PIIX4_SERIRQC_CONT;
221 pci_write_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, val8);
223 bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
224 PCI_DEVICE_ID_INTEL_82371AB, 0);
226 panic("Failed to find PIIX4 IDE controller\n");
228 /* enable bus master & IO access */
229 val32 |= PCI_COMMAND_MASTER | PCI_COMMAND_IO;
230 pci_write_config_dword(bdf, PCI_COMMAND, val32);
233 pci_write_config_byte(bdf, PCI_LATENCY_TIMER, 0x40);
236 pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_PRI,
237 PCI_CFG_PIIX4_IDETIM_IDE);
238 pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_SEC,
239 PCI_CFG_PIIX4_IDETIM_IDE);