5 * SPDX-License-Identifier: GPL-2.0+
12 * High Level Configuration Options
16 #define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
17 #define CONFIG_CANMB 1 /* ... on canmb board - we need this for FEC.C */
18 #define CONFIG_DISPLAY_BOARDINFO
21 * allowed and functional CONFIG_SYS_TEXT_BASE values:
22 * 0xfe000000 low boot at 0x00000100 (default board setting)
23 * 0x00100000 RAM load and test
25 #define CONFIG_SYS_TEXT_BASE 0xFE000000
27 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
29 #define CONFIG_BOARD_EARLY_INIT_R
31 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
34 * Serial console configuration
36 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
37 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
38 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
44 #define CONFIG_BOOTP_BOOTFILESIZE
45 #define CONFIG_BOOTP_BOOTPATH
46 #define CONFIG_BOOTP_GATEWAY
47 #define CONFIG_BOOTP_HOSTNAME
51 * Command line configuration.
53 #define CONFIG_CMD_ASKENV
54 #define CONFIG_CMD_DATE
55 #define CONFIG_CMD_DHCP
56 #define CONFIG_CMD_IMMAP
57 #define CONFIG_CMD_MII
58 #define CONFIG_CMD_REGINFO
59 #define CONFIG_CMD_SNTP
63 * MUST be low boot - HIGHBOOT is not supported anymore
65 #if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low with 32 MB Flash */
66 # define CONFIG_SYS_LOWBOOT 1
67 # define CONFIG_SYS_LOWBOOT16 1
69 # error "CONFIG_SYS_TEXT_BASE must be 0xFE000000"
75 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
77 #define CONFIG_PREBOOT "echo;" \
78 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
81 #undef CONFIG_BOOTARGS
83 #define CONFIG_EXTRA_ENV_SETTINGS \
85 "nfsargs=setenv bootargs root=/dev/nfs rw " \
86 "nfsroot=${serverip}:${rootpath}\0" \
87 "ramargs=setenv bootargs root=/dev/ram rw\0" \
88 "addip=setenv bootargs ${bootargs} " \
89 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
90 ":${hostname}:${netdev}:off panic=1\0" \
91 "flash_nfs=run nfsargs addip;" \
92 "bootm ${kernel_addr}\0" \
93 "flash_self=run ramargs addip;" \
94 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
95 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
96 "rootpath=/opt/eldk/ppc_6xx\0" \
97 "bootfile=/tftpboot/canmb/uImage\0" \
100 #define CONFIG_BOOTCOMMAND "run flash_self"
103 * IPB Bus clocking configuration.
105 #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
108 * Flash configuration, expect one 16 Megabyte Bank at most
110 #define CONFIG_SYS_FLASH_BASE 0xFE000000
111 #define CONFIG_SYS_FLASH_SIZE 0x02000000
112 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
113 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
115 #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
116 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
118 #define CONFIG_FLASH_CFI_DRIVER
119 #define CONFIG_SYS_FLASH_CFI
120 #define CONFIG_SYS_FLASH_EMPTY_INFO
123 * Environment settings
125 #define CONFIG_ENV_IS_IN_FLASH 1
126 #define CONFIG_ENV_OFFSET (2*128*1024)
127 #define CONFIG_ENV_SIZE 0x2000
128 #define CONFIG_ENV_SECT_SIZE (128*1024)
133 * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
135 #define CONFIG_SYS_MBAR 0xf0000000 /* DO NOT CHANGE this */
136 #define CONFIG_SYS_SDRAM_BASE 0x00000000
137 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
139 /* Use SRAM until RAM will be available */
140 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
141 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
144 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
145 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
147 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
148 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
149 # define CONFIG_SYS_RAMBOOT 1
152 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
153 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
154 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
157 * Ethernet configuration
159 #define CONFIG_MPC5xxx_FEC 1
160 #define CONFIG_MPC5xxx_FEC_MII100
161 #define CONFIG_PHY_ADDR 0x0
163 * GPIO configuration:
164 * PSC1,2,3 predefined as UART
166 * Ethernet 100 with MD
168 #define CONFIG_SYS_GPS_PORT_CONFIG 0x00058444
171 * Miscellaneous configurable options
173 #define CONFIG_SYS_LONGHELP /* undef to save memory */
174 #if defined(CONFIG_CMD_KGDB)
175 # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
177 # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
179 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
180 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
181 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
183 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
184 #define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
186 #define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
188 #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
190 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
191 #if defined(CONFIG_CMD_KGDB)
192 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
196 * Various low-level settings
198 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
199 #define CONFIG_SYS_HID0_FINAL HID0_ICE
201 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
202 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
203 #define CONFIG_SYS_BOOTCS_CFG 0x00047D01
204 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
205 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
207 #define CONFIG_SYS_CS_BURST 0x00000000
208 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
210 #define CONFIG_SYS_RESET_ADDRESS 0x7f000000
212 #endif /* __CONFIG_H */